首页 > 器件类别 > 逻辑 > 逻辑

74LVTH2240SJ

Dual 4-Bit Inverting Buffer/Driver

器件类别:逻辑    逻辑   

厂商名称:Fairchild

厂商官网:http://www.fairchildsemi.com/

器件标准:

下载文档
74LVTH2240SJ 在线购买

供应商:

器件:74LVTH2240SJ

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Fairchild
零件包装代码
SOIC
包装说明
SOP, SOP20,.3
针数
20
Reach Compliance Code
compli
控制类型
ENABLE LOW
系列
LVT
JESD-30 代码
R-PDSO-G20
JESD-609代码
e3
长度
12.6 mm
负载电容(CL)
50 pF
逻辑集成电路类型
BUS DRIVER
最大I(ol)
0.012 A
湿度敏感等级
1
位数
4
功能数量
2
端口数量
2
端子数量
20
最高工作温度
85 °C
最低工作温度
-40 °C
输出特性
3-STATE WITH SERIES RESISTOR
输出极性
INVERTED
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP20,.3
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
峰值回流温度(摄氏度)
260
电源
3.3 V
Prop。Delay @ Nom-Su
4.4 ns
传播延迟(tpd)
4.4 ns
认证状态
Not Qualified
座面最大高度
2.1 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
2.7 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
BICMOS
温度等级
INDUSTRIAL
端子面层
Matte Tin (Sn)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
5.3 mm
文档预览
74LVT2240 • 74LVTH2240 Low Voltage Inverting Octal Buffer/Line Driver with 3-STATE Outputs and 25: Series
Resistors in the Outputs
July 1999
Revised March 2005
74LVT2240 • 74LVTH2240
Low Voltage Inverting Octal Buffer/Line Driver
with 3-STATE Outputs
and 25: Series Resistors in the Outputs
General Description
The LVT2240 and LVTH2240 are inverting octal buffers
and line drivers designed to be employed as memory
address drivers, clock drivers and bus oriented transmitters
or receivers which provides improved PC board density.
The equivalent 25
:
Series resistors helps reduce output
overshoot and undershoot.
The LVTH2240 data inputs include bushold, eliminating the
need for external pull-up resistors to hold unused inputs.
These inverting octal buffers and line drivers are designed
for low-voltage (3.3V) V
CC
applications, but with the capa-
bility to provide a TTL interface to a 5V environment. The
LVT2240 and LVTH2240 are fabricated with an advanced
BiCMOS technology to achieve high speed operation simi-
lar to 5V ABT while maintaining low power dissipation.
Features
s
Input and output interface capability to systems at
5V V
CC
s
Equivalent 25
:
Series resistors on outputs
s
Bushold data inputs eliminate the need for external
pull-up resistors to hold unused inputs (74LVTH2240),
also available without bushold feature (74LVT2240)
s
Live insertion/extraction permitted
s
Power Up/Down high impedance provides glitch-free
bus loading
s
Outputs source/sink

12 mA/

12 mA
s
Latch-up performance exceeds 500 mA
s
ESD performance:
Human-body model
!
2000V
Machine model
!
200V
Charged-device model
!
1000V
Ordering Code:
Order Number
74LVT2240WM
74LVT2240SJ
74LVT2240MTC
74LVTH2240WM
74LVTH2240SJ
74LVTH2240MTCX
(Note 1)
Package Number
M20B
M20D
MTC20
M20B
M20D
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Pb-Free package per JEDEC J-STD-020B.
Note 1:
Available only in Tape and Reel.
© 2005 Fairchild Semiconductor Corporation
DS500212
www.fairchildsemi.com
74LVT2240 • 74LVTH2240
Logic Symbol
IEEE/IEC
Pin Descriptions
Pin Names
OE
1
, OE
2
I
0
–I
7
O
0
–O
7
Description
3-STATE Output Enable Inputs
Inputs
Outputs
Truth Tables
Inputs
OE
1
L
L
H
Inputs
I
n
L
H
X
H
L
Z
Outputs
(Pins 3, 5, 7, 9)
I
n
L
H
X
H
L
Z
Outputs
(Pins 12, 14, 16, 18)
Connection Diagram
OE
2
L
L
H
H HIGH Voltage Level
L LOW Voltage Level
X Immaterial
Z High Impedance
www.fairchildsemi.com
2
74LVT2240 • 74LVTH2240
Absolute Maximum Ratings
(Note 2)
Symbol
V
CC
V
I
V
O
I
IK
I
OK
I
O
I
CC
I
GND
T
STG
Parameter
Supply Voltage
DC Input Voltage
DC Output Voltage
DC Input Diode Current
DC Output Diode Current
DC Output Current
DC Supply Current per Supply Pin
DC Ground Current per Ground Pin
Storage Temperature
Value
Conditions
Units
V
V
Output in 3-STATE
Output in HIGH or LOW State (Note 3)
V
I

GND
V
O

GND
V
O
!
V
CC
Output at HIGH State
V
O
!
V
CC
Output at LOW State
V
V
mA
mA
mA
mA
mA

0.5 to

4.6

0.5 to

7.0

0.5 to

7.0

0.5 to

7.0

50

50
64
128
r
64
r
128

65 to

150
q
C
Recommended Operating Conditions
Symbol
V
CC
V
I
I
OH
I
OL
T
A
Supply Voltage
Input Voltage
HIGH-Level Output Current
LOW-Level Output Current
Free-Air Operating Temperature
Input Edge Rate, V
IN
0.8V–2.0V, V
CC
3.0V
Parameter
Min
2.7
0
Max
3.6
5.5
Units
V
V
mA

12
12

40
0
85
10
q
C
ns/V
'
t/
'
V
Note 2:
Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions
beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied.
Note 3:
I
O
Absolute Maximum Rating must be observed.
DC Electrical Characteristics
Symbol
Parameter
V
CC
(V)
2.7
2.7–3.6
2.7–3.6
2.7–3.6
3.0
V
OL
I
I(HOLD)
(Note 5)
I
I(OD)
(Note 5)
I
I
Bushold Input Over-Drive
Current to Change State
Input Current
Control Pins
Data Pins
I
OFF
I
PU/PD
I
OZL
I
OZH
I
OZH

I
CCH
I
CCL
I
CCZ
Power Off Leakage Current
Power up/down 3-STATE
Output Current
3-STATE Output Leakage Current
3-STATE Output Leakage Current
3-STATE Output Leakage Current
Power Supply Current
Power Supply Current
Power Supply Current
3.0
3.6
3.6
3.6
0
0–1.5V
3.6
3.6
3.6
3.6
3.6
3.6
Output LOW Voltage
Bushold Input Minimum Drive
2.7
3.0
3.0
75
V
CC

0.2
2.0
0.2
0.8
2.0
0.8
T
A

40
q
C to

85
q
C
Min
Typ
(Note 4)
Units
Max
Conditions
V
IK
V
IH
V
IL
V
OH
Input Clamp Diode Voltage
Input HIGH Voltage
Input LOW Voltage
Output HIGH Voltage

1.2
V
V
V
V
V
V
I
I

18 mA
V
O
t
V
CC

0.1V
V
O
d
0.1V or
I
OH
I
OH
I
OL
I
OL
V
I
V
I

100
P
A

12 mA
100
P
A
12 mA
0.8V
2.0V
P
A
P
A
P
A
P
A
10

75
500
(Note 6)
(Note 7)
V
I
V
I
V
I
V
I
V
O
V
I
V
O
V
O
5.5V
0V or V
CC
0V
V
CC
0.5V to 3.0V
GND or V
CC
0.5V
3.0V

500
r
1

5
1
P
A
P
A
P
A
P
A
P
A
P
A
P
A
P
A
P
A
mA
mA
mA
r
100
r
100

5
5
10
0.19
5
0.19
0V
d
V
I
or V
O
d
5.5V
V
CC

V
O
d
5.5V
Outputs HIGH
Outputs LOW
Outputs Disabled
3
www.fairchildsemi.com
74LVT2240 • 74LVTH2240
DC Electrical Characteristics
Symbol
I
CCZ

Parameter
Power Supply Current
Increase in Power Supply Current
(Note 8)
Note 4:
All typical values are at V
CC
3.3V, T
A
25
q
C.
Note 5:
Applies to bushold versions only (74LVTH2240).
(Continued)
T
A

40
q
C to

85
q
C
Min
Typ
(Note 4)
Max
0.19
0.2
Units
mA
mA
Conditions
V
CC
d
V
O
d
5.5V,
Outputs Disabled
One Input at V
CC

0.6V
Other Inputs at V
CC
or GND
V
CC
(V)
3.6
3.6
'
I
CC
Note 6:
An external driver must source at least the specified current to switch from LOW-to-HIGH.
Note 7:
An external driver must sink at least the specified current to switch from HIGH-to-LOW.
Note 8:
This is the increase in supply current for each, input that is at the specified voltage level rather than V
CC
or GND.
Dynamic Switching Characteristics
Symbol
V
OLP
V
OLV
Parameter
Quiet Output Maximum Dynamic V
OL
Quiet Output Minimum Dynamic V
OL
V
CC
(V)
3.3
3.3
(Note 9)
T
A
Min
25
q
C
Typ
0.8
Max
V
V
Units
Conditions
C
L
50 pF, R
L
(Note 10)
500
:

0.8
Note 9:
Characterized in SOIC package. Guaranteed parameter, but not tested.
Note 10:
Max number of outputs defined as (n). n

1 data inputs are driven 0V to 3V. Output under test held LOW.
AC Electrical Characteristics
T
A
C
L
Symbol
Parameter
Min
t
PLH
t
PHL
t
PZH
t
PZL
t
PHZ
t
PLZ
t
OSHL
t
OSLH
Output to Output Skew
(Note 12)
3.3V, T
A
25
q
C.

40
q
C to

85
q
C
50 pF, R
L
500
:
V
CC
Max
4.0
4.1
5.0
5.0
4.8
4.5
1.0
Min
1.0
1.0
1.0
1.1
1.9
1.8
2.7V
Max
4.8
4.4
6.0
5.6
5.5
4.5
1.0
Units
V
CC
3.3V
r
0.3V
Typ
(Note 11)
Propagation Delay Data to Output
Output Enable Time
Output Disable Time
1.0
1.0
1.0
1.1
1.9
1.8
ns
ns
ns
ns
Note 11:
All typical values are at V
CC
Note 12:
Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The
specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t
OSHL
) or LOW-to-HIGH (t
OSLH
).
Capacitance
Symbol
C
IN
C
OUT
(Note 13)
Parameter
Conditions
V
CC
V
CC
0V, V
I
0V or V
CC
0V or V
CC
3.0V, V
O
Typical
3
6
Units
pF
pF
Input Capacitance
Output Capacitance
Note 13:
Capacitance is measured at frequency f
1 MHz, per MIL-STD-883B, Method 3012.
www.fairchildsemi.com
4
74LVT2240 • 74LVTH2240
Physical Dimensions
inches (millimeters) unless otherwise noted
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Package Number M20B
5
www.fairchildsemi.com
查看更多>
参数对比
与74LVTH2240SJ相近的元器件有:74LVTH2240WM、74LVTH2240MTCX、74LVT2240WM、74LVT2240_05、74LVT2240SJ、74LVT2240MTC。描述及对比如下:
型号 74LVTH2240SJ 74LVTH2240WM 74LVTH2240MTCX 74LVT2240WM 74LVT2240_05 74LVT2240SJ 74LVT2240MTC
描述 Dual 4-Bit Inverting Buffer/Driver Dual 4-Bit Inverting Buffer/Driver Dual 4-Bit Inverting Buffer/Driver Dual 4-Bit Inverting Buffer/Driver Dual 4-Bit Inverting Buffer/Driver Dual 4-Bit Inverting Buffer/Driver Dual 4-Bit Inverting Buffer/Driver
是否Rohs认证 符合 符合 符合 符合 - 符合 符合
厂商名称 Fairchild Fairchild Fairchild Fairchild - Fairchild Fairchild
零件包装代码 SOIC SOIC TSSOP SOIC - SOIC TSSOP
包装说明 SOP, SOP20,.3 SOP, SOP20,.4 TSSOP, TSSOP20,.25 0.300 INCH, MS-013, SO-20 - 5.30 MM, EIAJ TYPE2, SOP-20 4.40 MM, MO-153, TSSOP-20
针数 20 20 20 20 - 20 20
Reach Compliance Code compli unknow unknow unknow - compli unknow
控制类型 ENABLE LOW ENABLE LOW ENABLE LOW ENABLE LOW - ENABLE LOW ENABLE LOW
系列 LVT LVT LVT LVT - LVT LVT
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 - R-PDSO-G20 R-PDSO-G20
JESD-609代码 e3 e3 e3 e3 - e3 e3
长度 12.6 mm 12.8 mm 6.5 mm 12.8 mm - 12.6 mm 6.5 mm
负载电容(CL) 50 pF 50 pF 50 pF 50 pF - 50 pF 50 pF
逻辑集成电路类型 BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER - BUS DRIVER BUS DRIVER
最大I(ol) 0.012 A 0.012 A 0.012 A 0.012 A - 0.012 A 0.012 A
湿度敏感等级 1 1 1 1 - 1 1
位数 4 4 4 4 - 4 4
功能数量 2 2 2 2 - 2 2
端口数量 2 2 2 2 - 2 2
端子数量 20 20 20 20 - 20 20
最高工作温度 85 °C 85 °C 85 °C 85 °C - 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C - -40 °C -40 °C
输出特性 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR - 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR
输出极性 INVERTED INVERTED INVERTED INVERTED - INVERTED INVERTED
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP TSSOP SOP - SOP TSSOP
封装等效代码 SOP20,.3 SOP20,.4 TSSOP20,.25 SOP20,.4 - SOP20,.3 TSSOP20,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR - RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE - SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260 260 260 - 260 260
电源 3.3 V 3.3 V 3.3 V 3.3 V - 3.3 V 3.3 V
Prop。Delay @ Nom-Su 4.4 ns 4.4 ns 4.4 ns 4.4 ns - 4.4 ns 4.4 ns
传播延迟(tpd) 4.4 ns 4.4 ns 4.4 ns 4.4 ns - 4.4 ns 4.4 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified - Not Qualified Not Qualified
座面最大高度 2.1 mm 2.65 mm 1.2 mm 2.65 mm - 2.1 mm 1.2 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V - 3.6 V 3.6 V
最小供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V - 2.7 V 2.7 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V - 3.3 V 3.3 V
表面贴装 YES YES YES YES - YES YES
技术 BICMOS BICMOS BICMOS BICMOS - BICMOS BICMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL - INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn) Matte Tin (Sn) - Matte Tin (Sn) Matte Tin (Sn)
端子形式 GULL WING GULL WING GULL WING GULL WING - GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 0.65 mm 1.27 mm - 1.27 mm 0.65 mm
端子位置 DUAL DUAL DUAL DUAL - DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED
宽度 5.3 mm 7.5 mm 4.4 mm 7.5 mm - 5.3 mm 4.4 mm
Base Number Matches - - 1 1 - 1 1
电路图
1000W功放电路图 电路图 好强悍!!顶一个 ...
cjx19840106 PCB设计
dsp(tms320VC5502)+isp1581 usb2.0高速数据采集方案
ISP1581支持两种工作模式: 断开总线模式和通用处理器工作模式。在断开总线模式...
Jacktang DSP 与 ARM 处理器
变频器
看看 变频器 好东西,谢谢。 ...
yxp1016 单片机
NI 全联结峰会2024 — 共赢智能测试未来,火热报名中,参会赢好礼!
本次NI 全联结峰会以 共赢智能测试未来 为主题,探讨智能测试发展前景,实现途径以及利用生态协作共...
EEWORLD社区 综合技术交流
问题请教
typedef signed __int64 int64_t; 其中注释里说\'__in...
lixmlxm stm32/stm8
cpld开发中遇到的问题
最近用CPLD EMP3256,用verilog编程,第一次写完程序编译通过,使用了163个宏,然后...
zhaonaiqiang 嵌入式系统
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消