首页 > 器件类别 > 逻辑 > 逻辑

854S202AYILF

TQFP-48, Tray

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

器件标准:  

下载文档
854S202AYILF 在线购买

供应商:

器件:854S202AYILF

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Integrated Device Technology
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
TQFP
包装说明
LFQFP,
针数
48
制造商包装代码
PRG48
Reach Compliance Code
compliant
ECCN代码
EAR99
系列
854S
输入调节
DIFFERENTIAL
JESD-30 代码
S-PQFP-G48
JESD-609代码
e3
长度
7 mm
逻辑集成电路类型
LOW SKEW CLOCK DRIVER
湿度敏感等级
3
功能数量
1
反相输出次数
端子数量
48
实输出次数
12
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
LFQFP
封装形状
SQUARE
封装形式
FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
座面最大高度
1.6 mm
最大供电电压 (Vsup)
3.465 V
最小供电电压 (Vsup)
3.135 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
温度等级
INDUSTRIAL
端子面层
Matte Tin (Sn) - annealed
端子形式
GULL WING
端子节距
0.5 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
7 mm
Base Number Matches
1
文档预览
12:2, Differential-to-LVDS Multiplexer
ICS854S202I
DATASHEET
General Description
The ICS854S202I is a 12:2 Differential-to-LVDS Clock Multiplexer
which can operate up to 3GHz. The ICS854S202I has twelve select-
able differential clock inputs, any of which can be independently rout-
ed to either of the two LVDS outputs. The CLKx, nCLKx input pairs
can accept LVPECL, LVDS, CML levels. The fully differential architec-
ture and low propagation delay make it ideal for use in clock distribu-
tion circuits.
Features
• Two differential 3.3V LVDS clock outputs
• Twelve selectable differential clock inputs
• CLKx, nCLKx pairs can accept the following differential input levels:
LVPECL, LVDS, CML
• Maximum output frequency: 3GHz
• Propagation delay: 1.1ns (maximum)
• Input skew: 100ps (maximum)
• Output skew: 50ps (maximum)
• Part-to-part skew: 250ps (maximum)
• Additive phase jitter, RMS (12kHz – 20MHz): 0.16ps (typical)
• Full 3.3V operating supply mode
• -40°C to 85°C ambient operating temperature
Block Diagram
SELA_[3:0]
Pulldown
CLK0
Pulldown
nCLK0
Pullup/Pulldown
CLK1
Pulldown
nCLK1
Pullup/Pulldown
CLK2
Pulldown
nCLK2
Pullup/Pulldown
CLK3
Pulldown
nCLK3
Pullup/Pulldown
CLK4
Pulldown
Pullup/Pulldown
QA
nQA
Pullup
4
Pin Assignment
nCLK1
CLK1
GND
nCLK0
CLK0
V
DD
OEB
CLK11
nCLK11
GND
CLK10
nCLK10
CLK2
nCLK2
SELA_0
SELA_1
V
DD
QA
nQA
GND
SELA_2
SELA_3
CLK3
nCLK3
48 47 46 45 44 43 42 41 40
39 38 37
1
36
2
35
3
34
4
33
48-Pin LQFP
5
32
6
7mm x 7mm x 1.4mm
31
7
30
package
body
8
29
Y Package
9
28
Top View
10
27
11
26
12
25
13 14 15 16 17 18 19 20 21 22 23 24
ICS854S202I
OEA
nCLK4
CLK5
Pulldown
Pullup/Pulldown
nCLK5
CLK6
Pulldown
nCLK6
Pullup/Pulldown
CLK7
Pulldown
nCLK7
Pullup/Pulldown
CLK8
Pulldown
nCLK8
Pullup/Pulldown
CLK9
Pulldown
Pullup/Pulldown
nCLK9
CLK10
Pulldown
nCLK10
Pullup/Pulldown
CLK11
Pulldown
nCLK11
Pullup/Pulldown
SELB_[3:0]
Pulldown
4
Pullup
CLK9
nCLK9
SELB_0
SELB_1
V
DD
QB
nQB
GND
SELB_2
SELB_3
CLK8
nCLK8
QB
nQB
OEB
ICS854S202AYI REVISION A JANUARY 21, 2013
1
nCLK4
CLK4
GND
nCLK5
CLK5
V
DD
OEA
CLK6
nCLK6
GND
CLK7
nCLK7
©2013 Integrated Device Technology, Inc.
ICS854S202I Data Sheet
12:2, DIFFERENTIAL-TO-LVDS MULTIPLEXER
Pin Description and Pin Characteristic Tables
Table 1. Pin Descriptions
Number
1
2
3,
4,
9,
10
5, 18, 32, 43
6, 7
8, 15, 22, 29,
39, 46
11
12
13
14
16
17
18, 43
19
20
21
23
24
25
26
27,
28,
33,
34
30, 31
35
36
37
38
40
41
42
44
Name
CLK2
nCLK2
SELA_0,
SELA_1,
SELA_2,
SELA_3
V
DD
QA, nQA
GND
CLK3
nCLK3
nCLK4
CLK4
nCLK5
CLK5
V
DD
OEA
CLK6
nCLK6
CLK7
nCLK7
nCLK8
CLK8
SELB_3,
SELB_2,
SELB_1,
SELB_0
nQB, QB
nCLK9
CLK9
nCLK10
CLK10
nCLK11
CLK11
OEB
CLK0
Input
Input
Type
Pulldown
Pullup/Pulldown
Description
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Clock select pins for Bank A output pair. See Control Input Function
Table. LVCMOS/LVTTL interface levels. See Table 3B.
Power supply pins.
Clock outputs. LVDS interface levels.
Power supply ground.
Pulldown
Pullup/Pulldown
Pullup/Pulldown
Pulldown
Pullup/Pulldown
Pulldown
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Positive supply pins.
Pullup
Pulldown
Pullup/Pulldown
Pulldown
Pullup/Pulldown
Pullup/Pulldown
Pulldown
Output enable pin. Controls enabling and disabling of QA, nQA
output pair. LVCMOS/LVTTL interface levels.
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Clock select pins for Bank B output pair. See Control Input Function
Table. LVCMOS/LVTTL interface levels. See Table 3C.
Clock outputs. LVDS interface levels.
Pullup/Pulldown
Pulldown
Pullup/Pulldown
Pulldown
Pullup/Pulldown
Pulldown
Pullup
Pulldown
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Output enable pin. Controls enabling and disabling of QB, nQB
output pair. LVCMOS/LVTTL interface levels.
Non-inverting differential clock input.
2
©2013 Integrated Device Technology, Inc.
Input
Pulldown
Power
Output
Power
Input
Input
Input
Input
Input
Input
Power
Input
Input
Input
Input
Input
Input
Input
Input
Pulldown
Output
Input
Input
Input
Input
Input
Input
Input
Input
ICS854S202AYI REVISION A JANUARY 21, 2013
ICS854S202I Data Sheet
12:2, DIFFERENTIAL-TO-LVDS MULTIPLEXER
Number
45
47
48
Name
nCLK0
CLK1
nCLK1
Input
Input
Input
Type
Pullup/Pulldown
Pulldown
Pullup/Pulldown
Description
Inverting differential clock input. V
DD
/2 default when left floating.
Non-inverting differential clock input.
Inverting differential clock input. V
DD
/2 default when left floating.
NOTE:
Pullup and Pulldown
refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLUP
R
PULLDOWN
Parameter
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum
Typical
2
51
51
Maximum
Units
pF
k
k
Function Tables
Table 3A. OEA, OEB Control Input Function Table
Input
OEA, OEB
0
1
Output
QA, nQA, QB, nQB
Disabled (Logic LOW)
Active (default)
ICS854S202AYI REVISION A JANUARY 21, 2013
3
©2013 Integrated Device Technology, Inc.
ICS854S202I Data Sheet
12:2, DIFFERENTIAL-TO-LVDS MULTIPLEXER
Table 3B.
SEL_A
Control Input Function Table
Control Input
Input
Selected
to QA, nQA
SELA_3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
SELA_2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
SELA_1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
SELA_0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
CLK0, nCLK0 (default)
CLK1, nCLK1
CLK2, nCLK2
CLK3, nCLK3
CLK4, nCLK4
CLK5, nCLK5
CLK6, nCLK6
CLK7, nCLK7
CLK8, nCLK8
CLK9, nCLK9
CLK10, nCLK10
CLK11, nCLK11
Output at logic LOW
Output at logic LOW
Output at logic LOW
Output at logic LOW
Table 3C.
SEL_B
Control Input Function Table
Control Input
Input
Selected
to QA, nQA
SELB_3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
SELB_2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
SELB_1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
SELB_0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
4
CLK0, nCLK0 (default)
CLK1, nCLK1
CLK2, nCLK2
CLK3, nCLK3
CLK4, nCLK4
CLK5, nCLK5
CLK6, nCLK6
CLK7, nCLK7
CLK8, nCLK8
CLK9, nCLK9
CLK10, nCLK10
CLK11, nCLK11
Output at logic LOW
Output at logic LOW
Output at logic LOW
Output at logic LOW
©2013 Integrated Device Technology, Inc.
ICS854S202AYI REVISION A JANUARY 21, 2013
ICS854S202I Data Sheet
12:2, DIFFERENTIAL-TO-LVDS MULTIPLEXER
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. These ratings are stress
specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the
DC Characteristics or AC
Characteristics
is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
(LVDS)
Continuous Current
Surge Current
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Rating
4.6V
-0.5V to V
DD
+ 0.5V
10mA
15mA
70.2C/W (0 mps)
-65C to 150C
DC Characteristic Tables
Table 4A. Power
Supply
DC Characteristics,
V
DD
= 3.3V ± 5%, T
A
= -40°C to 85°C
Symbol
V
DD
I
DD
Parameter
Power Supply Voltage
Power Supply Current
Test Conditions
Minimum
3.135
Typical
3.3
110
Maximum
3.465
138
Units
V
mA
Table 4B. LVCMOS/LVTTL DC Characteristics,
V
DD
= 3.3V ± 5%, T
A
= -40°C to 85°C
Symbol
V
IH
V
IL
I
IH
Parameter
Input High Voltage
Input Low Voltage
Input High
Current
SELA_[3:0],
SELB_[3:0
OEA, OEB
Input Low
Current
SELA_[3:0,
SELB_[3:0
OEA, OEB
V
DD
= 3.465V
V
DD
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
-10
-150
Test Conditions
Minimum
2.2
-0.3
Typical
Maximum
V
DD
+ 0.3
0.8
150
10
Units
V
V
A
A
A
A
I
IL
Table 4C. Differential DC Characteristics,
V
DD
= 3.3V ± 5%, T
A
= -40°C to 85°C
Symbol
I
IH
I
IL
V
PP
V
CMR
Parameter
Input High
Current
Input Low
Current
CLK[0:11],
nCLK[0:11]
CLK[0:11]
nCLK[0:11]
Test Conditions
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
-10
-150
0.15
GND + 0.5
1.5
V
DD
– 0.7
Minimum
Typical
Maximum
150
Units
A
A
A
V
V
Peak-to-Peak Input Voltage; NOTE 1
Common Mode Input Voltage:
NOTE 1, 2
NOTE 1: V
IL
should not be less than -0.3V.
NOTE 2: Common mode voltage is defined as V
IH.
ICS854S202AYI REVISION A JANUARY 21, 2013
5
©2013 Integrated Device Technology, Inc.
查看更多>
参数对比
与854S202AYILF相近的元器件有:854S202AYILFT。描述及对比如下:
型号 854S202AYILF 854S202AYILFT
描述 TQFP-48, Tray TQFP-48, Reel
Brand Name Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TQFP TQFP
包装说明 LFQFP, LFQFP,
针数 48 48
制造商包装代码 PRG48 PRG48
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
系列 854S 854S
输入调节 DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 S-PQFP-G48 S-PQFP-G48
JESD-609代码 e3 e3
长度 7 mm 7 mm
逻辑集成电路类型 LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
湿度敏感等级 3 3
功能数量 1 1
端子数量 48 48
实输出次数 12 12
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFQFP LFQFP
封装形状 SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) 260 260
认证状态 Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED 30
宽度 7 mm 7 mm
Base Number Matches 1 1
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消