首页 > 器件类别 >

874003AG-04LFT

PCI EXPRESS™ Jitter Attenuator

厂商名称:IDT(艾迪悌)

厂商官网:http://www.idt.com/

下载文档
874003AG-04LFT 在线购买

供应商:

器件:874003AG-04LFT

价格:-

最低购买:-

库存:点击查看

点击购买

文档预览
PCI EXPRESS™ Jitter Attenuator
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES JANUARY 27, 2015
ICS874003-04
DATA SHEET
General Description
The ICS874003-04 is a high performance Differential-to-LVDS Jitter
Attenuator designed for use in PCI Express systems. In some PCI
Express systems, such as those found in desktop PCs, the PCI
Express
TM
clocks are generated from a low bandwidth, high phase
noise PLL frequency synthesizer. In these systems, a jitter
attenuator may be required to attenuate high frequency random and
deterministic jitter components from the PLL synthesizer and from
the system board. The ICS874003-04 has a bandwidth of 6.8MHz.
The 6.8MHz provides a high bandwidth that can easily track
triangular spread profiles, while providing jitter attenuation.
The ICS874003-04 uses IDT’s 3
rd
Generation FemtoClock™ PLL
technology to achieve the lowest possible phase noise. The device is
packaged in a 20 Lead TSSOP package, making it ideal for use in
space constrained applications such as PCI Express add-in cards.
Features
Three differential LVDS output pairs
One differential clock input
CLK/nCLK can accept the following differential input levels:
LVPECL, LVDS, LVHSTL, HCSL, SSTL
Input frequency range: 98MHz to 128MHz
Output frequency range: 98MHz to 320MHz
VCO range: 490MHz - 640MHz
Supports PCI-Express Spread-Spectrum Clocking
High PLL bandwidth allows for better input tracking
Full 3.3V supply mode
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
Use replacement part: 874003BG-05LF
Pin Assignment
F_SEL[2:0] Function Table
Inputs
F_SEL2
0
1
0
1
0
1
0
1
F_SEL1
0
0
1
1
0
0
1
1
F_SEL0
0
0
0
0
1
1
1
1
Outputs
QA[0:1], nQA[0:1]
÷2
÷5
÷4
÷2
÷2
÷5
÷4
÷4
QB, nQB0
÷2
÷2
÷2
÷4
÷5
÷4
÷5
÷4
QA1
V
DDO
QA0
nQA0
MR
F_SEL0
nc
V
DDA
F_SEL1
V
DD
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
nQA1
V
DDO
QB0
nQB0
F_SEL2
OEB
GND
nCLK
CLK
OEA
ICS874003-04
20-Lead TSSOP
6.5mm x 4.4mm x 0.925mm package body
G Package
Top View
ICS874003AG-04 REVISION B JANUARY 28, 2014
1
©2014 Integrated Device Technology, Inc.
ICS874003-04 Data Sheet
PCI EXPRESS™ JITTER ATTENUATOR
Block Diagram
OEA
Pullup
F_SEL2:0 Pulldown
3
QA0
÷5
÷4
÷2
(default)
CLK Pulldown
nQA0
QA1
nCLK Pullup
Phase
Detector
VCO
490 - 640MHz
3
nQA1
M = ÷5
(fixed)
÷5
÷4
÷2
(default)
QB0
nQB0
MR Pulldown
OEB
Pullup
ICS874003AG-04 REVISION B JANUARY 28, 2014
2
©2014 Integrated Device Technology, Inc.
ICS874003-04 Data Sheet
PCI EXPRESS™ JITTER ATTENUATOR
Table 1. Pin Descriptions
Number
1, 20
2, 19
3, 4
Name
QA1, nQA1
V
DDO
QA0, nQA0
Output
Power
Output
Type
Description
Differential output pair. LVDS interface levels.
Output supply pins.
Differential output pair. LVDS interface levels.
Active HIGH Master Reset. When logic HIGH, the internal dividers are reset
causing the true outputs (Qx) to go low and the inverted outputs (nQx) to go high.
When logic LOW, the internal dividers and the outputs are enabled.
LVCMOS/LVTTL interface levels.
Frequency select pin for QAx, nQAx and QB0, nQB0 outputs. LVCMOS/LVTTL
interface levels.
No connect.
Analog supply pin.
Core supply pin.
Pullup
Pulldown
Pullup
Output enable pin for QA pins. When HIGH, the QAx, nQAx outputs are active.
When LOW, the QAx, nQAx outputs are in a high impedance state.
LVCMOS/LVTTL interface levels.
Non-inverting differential clock input.
Inverting differential clock input.
Power supply ground.
Pullup
Output enable pin for QB0 pins. When HIGH, the QB0, nQB0 outputs are active.
When LOW, the QB0, nQB0 outputs are in a high impedance state.
LVCMOS/LVTTL interface levels.
Differential output pair. LVDS interface levels.
5
MR
Input
Pulldown
6,
9,
16
7
8
10
11
12
13
14
15
17, 18
F_SEL0,
F_SEL1,
F_SEL2
nc
V
DDA
V
DD
OEA
CLK
nCLK
GND
OEB
nQB0, QB0
Input
Unused
Power
Power
Input
Input
Input
Power
Input
Output
Pulldown
NOTE:
Pullup and Pulldown
refer to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLUP
R
PULLDOWN
Parameter
Input Capacitance
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum
Typical
4
51
51
Maximum
Units
pF
k
k
Table 3. Output Enable Function Table
Inputs
OEx
0
1
Outputs
Qx[0:1], nQx[0:1]
Hi-Impedance
Enabled
ICS874003AG-04 REVISION B JANUARY 28, 2014
3
©2014 Integrated Device Technology, Inc.
ICS874003-04 Data Sheet
PCI EXPRESS™ JITTER ATTENUATOR
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum Ratings
may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the
DC Characteristics or AC Characteristics
is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
Continuos Current
Surge Current
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Rating
4.6V
-0.5V to V
DD
+ 0.5V
10mA
15mA
86.7°C/W (0 mps)
-65C to 150C
DC Electrical Characteristics
Table 4A. LVDS Power Supply DC Characteristics,V
DD
= V
DDO
= 3.3V ± 5%, T
A
= 0°C to 70°C
Symbol
V
DD
V
DDA
V
DDO
I
DD
I
DDA
I
DDO
Parameter
Positive Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
Test Conditions
Minimum
3.135
V
DD
– 0.16
3.135
Typical
3.3
3.3
3.3
Maximum
3.465
V
DD
3.465
74
16
76
Units
V
V
V
mA
mA
mA
Table 4B. LVCMOS/LVTTL DC Characteristics,
V
DD
= V
DDO
= 3.3V ± 5%, T
A
= 0°C to 70°C
Symbol
V
IH
V
IL
I
IH
Parameter
Input High Voltage
Input Low Voltage
OEA, OEB
Input High Current
F_SEL0, F_SEL1,
F_SEL2, MR
OEA, OEB
I
IL
Input Low Current
F_SEL0, F_SEL1,
F_SEL2, MR
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V, V
IN
= 0V
V
DD
= 3.465V, V
IN
= 0V
-150
-5
Test Conditions
Minimum
2
-0.3
Typical
Maximum
V
DD
+ 0.3
0.8
5
150
Units
V
V
µA
µA
µA
µA
ICS874003AG-04 REVISION B JANUARY 28, 2014
4
©2014 Integrated Device Technology, Inc.
ICS874003-04 Data Sheet
PCI EXPRESS™ JITTER ATTENUATOR
Table 4C. Differential DC Characteristics,
V
DD
= V
DDO
= 3.3V ± 5%, T
A
= 0°C to 70°C
Symbol
I
IH
Parameter
CLK
Input High Current
nCLK
CLK
I
IL
Input Low Current
nCLK
V
PP
V
CMR
Peak-to-Peak Voltage; NOTE 1
Common Mode Input Voltage; NOTE 1, 2
Test Conditions
V
DD
= V
IN
= 3.465V
V
DD
= V
IN
= 3.465V
V
DD
= 3.465V,
V
IN
= 0V
V
DD
= 3.465V,
V
IN
= 0V
-5
-150
0.15
GND + 0.5
1.3
V
DD
– 0.85
Minimum
Typical
Maximum
150
5
Units
µA
µA
µA
µA
V
V
NOTE 1: V
IL
should not be less than -0.3V.
NOTE 2: Common mode input voltage is defined as V
IH
.
Table 4D. LVDS DC Characteristics,
V
DD
= V
DDO
= 3.3V ± 5%, T
A
= 0°C to 70°C
Symbol
V
OD
V
OD
V
OS
V
OS
Parameter
Differential Output Voltage
V
OD
Magnitude Change
Offset Voltage
V
OS
Magnitude Change
1.20
1.35
Test Conditions
Minimum
275
Typical
375
Maximum
485
50
1.50
50
Units
mV
mV
V
mV
Table 5. AC Characteristics,
V
DD
= V
DDO
= 3.3V ± 5%, T
A
= 0°C to 70°C
Symbol
f
MAX
tjit(cc)
tsk(o)
tsk(b)
t
R
/ t
F
odc
Parameter
Output Frequency
Cycle-to-Cycle Jitter; NOTE 1
Output Skew; NOTE 1, 2
Bank Skew; NOTE 1, 3
Output Rise/Fall Time
Output Duty Cycle
Bank A
20% to 80%
215
47
Test Conditions
Minimum
98
Typical
Maximum
320
35
135
50
550
53
Units
MHz
ps
ps
ps
ps
%
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium
has been reached under these conditions.
NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross
points.
NOTE 3: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.
ICS874003AG-04 REVISION B JANUARY 28, 2014
5
©2014 Integrated Device Technology, Inc.
查看更多>
参数对比
与874003AG-04LFT相近的元器件有:874003AG-04、874003AG-04LF、874003AG-04T。描述及对比如下:
型号 874003AG-04LFT 874003AG-04 874003AG-04LF 874003AG-04T
描述 PCI EXPRESS™ Jitter Attenuator PCI EXPRESS™ Jitter Attenuator PCI EXPRESS™ Jitter Attenuator PCI EXPRESS™ Jitter Attenuator
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消