首页 > 器件类别 > 逻辑 > 逻辑

935300321118

Bus Driver, AHCT/VHCT/VT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20

器件类别:逻辑    逻辑   

厂商名称:Nexperia

厂商官网:https://www.nexperia.com

下载文档
器件参数
参数名称
属性值
厂商名称
Nexperia
包装说明
TSSOP,
Reach Compliance Code
compliant
Is Samacsys
N
系列
AHCT/VHCT/VT
JESD-30 代码
R-PDSO-G20
长度
6.5 mm
逻辑集成电路类型
BUS DRIVER
位数
8
功能数量
1
端口数量
2
端子数量
20
最高工作温度
125 °C
最低工作温度
-40 °C
输出特性
3-STATE
输出极性
TRUE
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
传播延迟(tpd)
11 ns
筛选级别
AEC-Q100
座面最大高度
1.1 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
AUTOMOTIVE
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
宽度
4.4 mm
Base Number Matches
1
文档预览
74AHC573-Q100; 74AHCT573-Q100
Octal D-type transparant latch; 3-state
Rev. 1 — 10 June 2013
Product data sheet
1. General description
The 74AHC573-Q100; 74AHCT573-Q100 is a high-speed Si-gate CMOS device and is
pin compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with
JEDEC standard No. 7A.
The 74AHC573-Q100; 74AHCT573-Q100 consists of eight D-type transparent latches
featuring separate D-type inputs for each latch and 3-state true outputs for bus oriented
applications. A latch enable input (LE) and an output enable input (OE) are common to all
latches.
When pin LE is HIGH, data at the Dn inputs enters the latches. In this condition the
latches are transparent, i.e. a latch output will change state each time its corresponding
Dn input changes. When pin LE is LOW, the latches store the information that is present
at the Dn inputs, after a set-up time preceding the HIGH-to-LOW transition of LE.
When pin OE is LOW, the contents of the 8 latches are available at the outputs. When
pin OE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the OE
input does not affect the state of the latches.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
Balanced propagation delays
All inputs have a Schmitt trigger action
Common 3-state output enable input
Inputs accept voltages higher than V
CC
Input levels:
For 74AHC573-Q100: CMOS input level
For 74AHCT573-Q100: TTL input level
ESD protection:
MIL-STD-883, method 3015 exceeds 2000V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)
Multiple package options
NXP Semiconductors
74AHC573-Q100; 74AHCT573-Q100
Octal D-type transparant latch; 3-state
3. Ordering information
Table 1.
Ordering information
Package
Temperature range Name
74AHC573D-Q100
74AHCT573D-Q100
74AHC573PW-Q100
74AHCT573PW-Q100
74AHC573BQ-Q100
74AHCT573BQ-Q100
40 C
to +125
C
40 C
to +125
C
TSSOP20
40 C
to +125
C
SO20
Description
plastic small outline package; 20 leads;
body width 7.5 mm
Version
SOT163-1
Type number
plastic thin shrink small outline package; 20 leads; SOT360-1
body width 4.4 mm
DHVQFN20 plastic dual in-line compatible thermal enhanced
SOT764-1
very thin quad flat package no leads; 20 terminals;
body 2.5
4.5
0.85 mm
4. Functional diagram
2
3
4
5
6
7
8
9
D0
D1
D2
D3
D4
D5
D6
D7
LATCH
1 to 8
3-STATE
OUTPUTS
Q0 19
Q1 18
Q2 17
Q3 16
Q4 15
Q5 14
Q6 13
Q7 12
11 LE
1 OE
mna809
Fig 1.
Functional diagram
74AHC_AHCT573_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 1 — 10 June 2013
2 of 19
NXP Semiconductors
74AHC573-Q100; 74AHCT573-Q100
Octal D-type transparant latch; 3-state
11
1
1
2
3
4
5
6
7
8
9
OE
D0
D1
D2
D3
D4
D5
D6
D7
LE
11
mna807
C1
EN1
2
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
19
18
17
16
15
14
13
12
4
5
6
7
8
9
3
1D
19
18
17
16
15
14
13
12
mna808
Fig 2.
Logic symbol
Fig 3.
IEC logic symbol
D0
D1
D2
D3
D4
D5
D6
D7
D
Q
D
Q
D
Q
D
Q
D
Q
D
Q
D
Q
D
Q
LATCH
1
LE LE
LATCH
2
LE LE
LATCH
3
LE LE
LATCH
4
LE LE
LATCH
5
LE LE
LATCH
6
LE LE
LATCH
7
LE LE
LATCH
8
LE LE
LE
OE
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
mna810
Fig 4.
Logic diagram
74AHC_AHCT573_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 1 — 10 June 2013
3 of 19
NXP Semiconductors
74AHC573-Q100; 74AHCT573-Q100
Octal D-type transparant latch; 3-state
5. Pinning information
5.1 Pinning
(1) This is not a supply pin. The substrate is attached to this
pad using conductive die attach material. There is no
electrical or mechanical requirement to solder this pad.
However, if it is soldered, the solder land should remain
floating or be connected to GND.
Fig 5.
Pin configuration SO20 and TSSOP20
Fig 6.
Pin configuration DHVQFN20
5.2 Pin description
Table 2.
Symbol
OE
D0 to D7
GND
LE
Q0 to Q7
V
CC
Pin description
Pin
1
2, 3, 4, 5, 6, 7, 8, 9
10
11
19, 18, 17, 16, 15, 14, 13, 12
20
Description
output enable input (active LOW)
data input
ground (0 V)
latch enable (active HIGH)
data output
supply voltage
74AHC_AHCT573_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 1 — 10 June 2013
4 of 19
NXP Semiconductors
74AHC573-Q100; 74AHCT573-Q100
Octal D-type transparant latch; 3-state
6. Functional description
Table 3.
Function table
[1]
Input
OE
Enable and read register (transparent
mode)
Latch and read register
Latch register and disable outputs
L
L
H
LE
H
L
L
Dn
L
H
l
h
l
h
[1]
H = HIGH voltage level;
h = HIGH voltage level one set-up time prior to the HIGH-to-LOW LE transition;
L = LOW voltage level;
l = LOW voltage level one set-up time prior to the HIGH-to-LOW LE transition;
Z = high-impedance OFF-state.
Operating mode
Internal latch
L
H
L
H
L
H
Output
Qn
L
H
L
H
Z
Z
7. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
V
I
I
IK
I
OK
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
Parameter
supply voltage
input voltage
input clamping current
output clamping current
output current
supply current
ground current
storage temperature
total power dissipation
Conditions
Min
0.5
0.5
Max
+7.0
+7.0
-
+20
+25
+75
-
+150
500
Unit
V
V
mA
mA
mA
mA
mA
C
mW
V
I
<
0.5
V
V
O
<
0.5
V or V
O
> V
CC
+ 0.5 V
V
O
=
0.5
V to (V
CC
+ 0.5 V)
[1]
[1]
20
20
25
-
75
65
T
amb
=
40 C
to +125
C
[2]
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
For SO20 packages: above 70
C
the value of P
tot
derates linearly at 8 mW/K.
For TSSOP20 packages: above 60
C
the value of P
tot
derates linearly at 5.5 mW/K.
For DHVQFN20 packages: above 60
C
the value of P
tot
derates linearly with 4.5 mW/K.
74AHC_AHCT573_Q100
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 1 — 10 June 2013
5 of 19
查看更多>
参数对比
与935300321118相近的元器件有:935300316118、935300317118、935300315115、74AHCT573D-Q100。描述及对比如下:
型号 935300321118 935300316118 935300317118 935300315115 74AHCT573D-Q100
描述 Bus Driver, AHCT/VHCT/VT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20 Bus Driver, AHC/VHC/H/U/V Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20 Bus Driver, AHC/VHC/H/U/V Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20 Bus Driver, AHC/VHC/H/U/V Series, 1-Func, 8-Bit, True Output, CMOS, PQCC20 Bus Driver, AHCT/VHCT/VT Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20
包装说明 TSSOP, 7.50 MM, PLASTIC, MS-013, SOT163-1, SOP-20 4.40 MM, PLASTIC, MO-153, SOT360-1, TSSOP-20 HVQCCN, SOP,
Reach Compliance Code compliant compliant compliant compliant compliant
系列 AHCT/VHCT/VT AHC/VHC/H/U/V AHC/VHC/H/U/V AHC/VHC/H/U/V AHCT/VHCT/VT
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 R-PDSO-G20 R-PQCC-N20 R-PDSO-G20
长度 6.5 mm 12.8 mm 6.5 mm 4.5 mm 12.8 mm
逻辑集成电路类型 BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER
位数 8 8 8 8 8
功能数量 1 1 1 1 1
端口数量 2 2 2 2 2
端子数量 20 20 20 20 20
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
输出极性 TRUE TRUE TRUE TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP SOP TSSOP HVQCCN SOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE
传播延迟(tpd) 11 ns 19.5 ns 19.5 ns 19.5 ns 11 ns
筛选级别 AEC-Q100 AEC-Q100 AEC-Q100 AEC-Q100 AEC-Q100
座面最大高度 1.1 mm 2.65 mm 1.1 mm 1 mm 2.65 mm
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 2 V 2 V 2 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子形式 GULL WING GULL WING GULL WING NO LEAD GULL WING
端子节距 0.65 mm 1.27 mm 0.65 mm 0.5 mm 1.27 mm
端子位置 DUAL DUAL DUAL QUAD DUAL
宽度 4.4 mm 7.5 mm 4.4 mm 2.5 mm 7.5 mm
厂商名称 Nexperia Nexperia - - Nexperia
Base Number Matches 1 1 1 1 -
是否Rohs认证 - 符合 符合 符合 符合
JESD-609代码 - e4 e4 e4 e4
湿度敏感等级 - 1 1 1 1
端子面层 - Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag) Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag) Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag)
七种三级管发射极直流电路工作原理分析(更新完毕)
一、正电源供电NPN型三极管发射极直流电路 下图所示是正电源NPN型三极管发射极直流电路。电...
tiankai001 模拟电子
2812板上电之后不停的复位,不知道是怎么回事?
2812板上电之后不停的复位,仿真器总是读不了内部ram,请问是怎么回事?是不是电路不稳定啊????...
87136226 微控制器 MCU
VHDL programming by examples(英文原版)
英文原版,希望对大家有用。 VHDL programming by examples(英文原版) 看...
ta000 FPGA/CPLD
Maxim 汽车电子的中文设计方案
让大家开开眼 Maxim 汽车电子的中文设计方案 这个得看看 Re: Maxim 汽车电子的中文...
onele 汽车电子
RTMP网络推流调试笔记
最近在做RTMP网络推流,遇到了一些问题,现在把这些问题记录一下; RTMP...
37°男人 DSP 与 ARM 处理器
【2024 DigiKey创意大赛】Par2:ChatTTS本地部署
1、环境安装 打开Anaconda软件,创建一个ChatTTS的环境 输入命令创建一个环...
wangerxian DigiKey得捷技术专区
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消