首页 > 器件类别 > 逻辑 > 逻辑

98ULPA877AHI

CABGA-52, Tray

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

下载文档
98ULPA877AHI 在线购买

供应商:

器件:98ULPA877AHI

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Integrated Device Technology
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
CABGA
包装说明
LFBGA,
针数
52
制造商包装代码
BV52
Reach Compliance Code
_compli
ECCN代码
EAR99
系列
98ULPA
输入调节
DIFFERENTIAL MUX
JESD-30 代码
R-PBGA-B52
JESD-609代码
e0
长度
7 mm
逻辑集成电路类型
PLL BASED CLOCK DRIVER
湿度敏感等级
3
功能数量
1
反相输出次数
端子数量
52
实输出次数
20
最高工作温度
85 °C
最低工作温度
-40 °C
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
LFBGA
封装形状
RECTANGULAR
封装形式
GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)
225
Same Edge Skew-Max(tskwd)
0.04 ns
座面最大高度
1.31 mm
最大供电电压 (Vsup)
1.9 V
最小供电电压 (Vsup)
1.7 V
标称供电电压 (Vsup)
1.8 V
表面贴装
YES
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn63Pb37)
端子形式
BALL
端子节距
0.65 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
4.5 mm
文档预览
ICS98ULPA877A
1.8V Low-Power Wide-Range Frequency Clock Driver
Recommended Application:
• DDR2 Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR2 DIMM logic solution
Product Description/Features:
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_18)
• Feedback pins for input to output synchronization
• Spread Spectrum tolerant inputs
• Auto PD when input signal is at a certain logic state
Switching Characteristics:
• Period jitter: 40ps (DDR2-400/533)
30ps (DDR2-667/800)
• Half-period jitter: 60ps (DDR2-400/533)
50ps (DDR2-667/800)
• OUTPUT - OUTPUT skew: 40ps (DDR2-400/533)
30ps (DDR2-667/800)
• CYCLE - CYCLE jitter 40ps
Pin Configuration
1
A
B
C
D
E
F
G
H
J
K
2
3
4
5
6
52-Ball BGA
Top View
A
B
C
D
E
F
G
H
J
K
1
CLKT1
CLKC1
CLKC2
CLKT2
CLK_INT
CLK_INC
AGND
AVDD
CLKT3
CLKC3
2
CLKT0
GND
GND
VDDQ
VDDQ
VDDQ
VDDQ
GND
GND
CLKC4
CLKC1
CLKT1
CLKT0
Block Diagram
LD or OE
OE
OS
AV
DD
(1)
3
CLKC0
GND
NB
VDDQ
NB
NB
VDDQ
NB
GND
CLKT4
CLKC0
CLKC5
4
CLKC5
GND
NB
VDDQ
NB
NB
VDDQ
NB
GND
CLKT9
CLKT5
CLKC6
CLKT6
5
CLKT5
GND
GND
OS
VDDQ
OE
VDDQ
GND
GND
CLKC9
6
CLKT6
CLKC6
CLKC7
CLKT7
FB_INT
FB_INC
FB_OUTC
FB_OUTT
CLKT8
CLKC8
V
DDQ
POWER
DOWN
AND
LD, OS, or OE
TEST
MODE
PLL BYPASS
LOGIC
LD
CLKT0
CLKC0
39
32
38
CLKT1
CLKC1
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
40
37
36
35
34
33
31
V
DDQ
V
DDQ
CLKC2
CLKT2
CLK_INT
CLK_INC
V
DDQ
AGND
AV
DD
V
DDQ
GND
1
2
3
4
5
6
7
8
9
10
12
11
13
14
15
16
17
18
19
20
30
29
28
27
26
25
24
23
22
21
CLKC7
CLKT7
V
DDQ
FB_INT
FB_INC
FBOUTC
FBOUTT
V
DDQ
OE
OS
CLK_INT
CLK_INC
10K
- 100K
FBIN_INT
FBIN_INC
PLL
CLKT5
CLKC5
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
V
DDQ
CLKT3
CLKT4
CLKC3
CLKC4
CLKT9
CLKC9
NOTE:
1. The Logic Detect (LD) powers down the device
when a logic LOW is applied to both CLK_INT and
CLK_INC.
FBOUTT
FBOUTC
40-Pin MLF
1177F—12/10/09
CLKC9
CLKC8
CLKT9
CLKT8
V
DDQ
CLKC8
ICS98ULPA877A
Pin Descriptions
Te r m i n a l
Name
AGND
AV
DD
CLK_INT
CLK_INC
FB_INT
FB_INC
FB_OUTT
FB_OUTC
OE
OS
GND
V
DDQ
CLKT[0:9]
CLKC[0:9]
NB
Analog Ground
A n a l o g p ow e r
C l o ck i n p u t w i t h a ( 1 0 K - 1 0 0 K O h m ) p u l l d o w n r e s i s t o r
Complentar y clock input with a (10K-100K Ohm) pulldown resistor
Feedback clock input
Complementary feedback clock input
Feedback clock output
Complementary feedback clock output
Output Enable (Asynchronous)
Output Select (tied to GND or V
DDQ
)
Ground
Logic and output power
Clock outputs
Complementary clock outputs
No ball
Description
Electrical
Characteristics
Ground
1.8 V nominal
Differential input
Differential input
Differential input
Differential input
Differential output
Differential output
LVCMOS input
LVCMOS input
Ground
1.8V nominal
Differential outputs
Differential outputs
The PLL clock buffer,
ICS98ULPA877A,
is designed for a V
DDQ
of 1.8 V, a AV
DD
of 1.8 V and differential data input and
output levels. Package options include a plastic 52-ball VFBGA and a 40-pin MLF.
ICS98ULPA877A
is a zero delay buffer that distributes a differential clock input pair (CLK_INT, CLK_INC) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock outputs (FB_OUTT,
FBOUTC). The clock outputs are controlled by the input clocks (CLK_INT, CLK_INC), the feedback clocks (FB_INT,
FB_INC), the LVCMOS program pins (OE, OS) and the Analog Power input (AVDD). When OE is low, the outputs (except
FB_OUTT/FB_OUTC) are disabled while the internal PLL continues to maintain its locked-in frequency. OS (Output
Select) is a program pin that must be tied to GND or V
DDQ
. When OS is high, OE will function as described above. When
OS is low, OE has no effect on CLKT7/CLKC7 (they are free running in addition to FB_OUTT/FB_OUTC). When AV
DD
is grounded, the PLL is turned off and bypassed for test purposes.
When both clock signals (CLK_INT, CLK_INC) are logic low, the device will enter a low power mode. An input logic
detection circuit on the differential inputs, independent from the input buffers, will detect the logic low level and perform
a low power state where all outputs, the feedback and the PLL are OFF. When the inputs transition from both being logic
low to being differential signals, the PLL will be turned back on, the inputs and outputs will be enabled and the PLL
will obtain phase lock between the feedback clock pair (FB_INT, FB_INC) and the input clock pair (CLK_INT, CLK_INC)
within the specified stabilization time t
STAB
.
The PLL in
ICS98ULPA877A
clock driver uses the input clocks (CLK_INT, CLK_INC) and the feedback clocks (FB_INT,
FB_INC) to provide high-performance, low-skew, low-jitter output differential clocks (CLKT[0:9], CLKC[0:9]).
ICS98ULPA877A
is also able to track Spread Spectrum Clocking (SSC) for reduced EMI.
1177F—12/10/09
2
ICS98ULPA877A
ICS98ULPA877A
is available in Commercial Temperature Range (0°C to 70°C) and Industrial Temperature Range (-40°C
to +85°C). See Ordering Information for details
Function Table
Inputs
AVDD
GND
GND
GND
GND
1.8V(nom)
1.8V(nom)
1.8V(nom)
1.8V(nom)
1.8V(nom)
1.8V(nom)
OE
H
H
L
L
L
L
H
H
X
X
OS
X
X
H
L
H
L
X
X
X
X
CLK_INT
L
H
L
H
L
H
L
H
L
H
CLK_INC
H
L
H
L
H
L
H
L
L
H
CLKT
L
H
*L(Z)
*L(Z),
CLKT7
active
*L(Z)
*L(Z),
CLKT7
active
L
H
*L(Z)
CLKC
H
L
*L(Z)
*L(Z),
CLKC7
active
*L(Z)
*L(Z),
CLKC7
active
H
L
*L(Z)
Outputs
PLL
FB_OUTT
L
H
L
H
L
H
FB_OUTC
H
L
H
L
Bypassed/Off
Bypassed/Off
Bypassed/Off
Bypassed/Off
H
L
On
On
L
H
*L(Z)
Reser ved
H
L
*L(Z)
On
On
Off
*L(Z) means the outputs are disabled to a low stated meeting the I
ODL
limit.
1177F—12/10/09
3
ICS98ULPA877A
Absolute Maximum Ratings
Supply Voltage (VDDQ & AVDD) . . . . . . . . .
Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . .
Ambient Operating Temperature . . . . . . . . . .
Storage Temperature . . . . . . . . . . . . . . . . . . .
-0.5V to 2.5V
GND - 0.5V to V
DDQ
+ 0.5V
-40°C to +85°C
-65°C to +150°C
Stresses above those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. These
ratings are stress specifications only and functional operation of the device at these or any other conditions above those
listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect product reliability.
Electrical Characteristics - Input/Supply/Common Output Parameters
Commercial: TA = 0°C - 70°C; Industrial: TA = -40°C - +85°C;
Supply Voltage AVDDQ, VDDQ = 1.8 V +/- 0.1V (unless otherwise stated)
SYMBOL
MIN
PARAMETER
CONDITIONS
Input High Current
I
IH
V
I
= V
DDQ
or GND
(CLK_INT, CLK_INC)
Input Low Current (OE,
I
IL
V
I
= V
DDQ
or GND
OS, FB_INT, FB_INC)
Output Disabled Low
I
ODL
OE = L, V
ODL
= 100mV
100
Current
C
L
= 0pf @ 410MHz
I
DD1.8
Operating Supply
Current
C
L
= 0pf
I
DDLD
V
IK
V
DDQ
= 1.7V Iin = -18mA
Input Clamp Voltage
V
DDQ
- 0.2
I
OH
= -100
µA
V
OH
High-level output voltage
I
OH
= -9 mA
1.1
I
OL
=100
µA
V
OL
Low-level output voltage
I
OL
=9 mA
1
V
I
= GND or V
DDQ
C
IN
2
Input Capacitance
1
C
OUT
2
V
OUT
= GND or V
DDQ
Output Capacitance
1
TYP
MAX
±250
±10
UNITS
µA
µA
µA
300
500
-1.2
1.45
0.25
0.10
0.6
3
3
mA
µA
V
V
V
V
V
pF
pF
Guaranteed by design, not 100% tested in production.
1177F—12/10/09
4
ICS98ULPA877A
Recommended Operating Condition
(see note1)
Commercial: TA = 0°C - 70°C; Industrial: TA = -40°C - +85°C;
Supply Voltage AVDDQ, VDDQ = 1.8 V +/- 0.1V (unless otherwise stated)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
1.7
1.8
1.9
V
Supply Voltage
V
DDQ
, A
VDD
CLK_INT, CLK_INC, FB_INC,
V
0.35 x V
DDQ
Low level input voltage
V
IL
FB_INT
V
OE, OS
0.35 x V
DDQ
CLK_INT, CLK_INC, FB_INC,
V
0.65 x V
DDQ
High level input voltage
V
IH
FB_INT
OE, OS
0.65 x V
DDQ
V
DC input signal voltage
V
IN
-0.3
V
DDQ
+ 0.3
V
(note 2)
DC - CLK_INT, CLK_INC,
V
0.3
V
DDQ
+ 0.4
Differential input signal
FB_INC, FB_INT
V
ID
voltage (note 3)
AC - CLK_INT, CLK_INC,
V
0.6
V
DDQ
+ 0.4
FB_INC, FB_INT
Output differential cross-
V
OX
V
DDQ
/2 - 0.10
V
DDQ
/2 + 0.10
V
voltage (note 4)
Input differential cross-
V
IX
V
DDQ
/2 - 0.15 V
DD
/2 V
DDQ
2 + 0.15
V
voltage (note 4)
High level output current
I
OH
-9
mA
Low level output current
I
OL
9
mA
Operating free-air
T
A
-40
85
°C
temperature
Notes:
1. Unused inputs must be held high or low to prevent them from floating.
2. DC input signal voltage specifies the allowable DC execution of differential input.
3. Differential inputs signal voltages specifies the differential voltage [VTR-VCP]
required for switching, where VTR is the true input level and VCP is the
complementary input level.
4. Differential cross-point voltage is expected to track variations of V
DDQ
and is the
voltage at which the differential signal must be crossing.
1177F—12/10/09
5
查看更多>
参数对比
与98ULPA877AHI相近的元器件有:98ULPA877AHLF、98ULPA877AHLFT、98ULPA877AKLFT、98ULPA877AKLF、98ULPA877AKILF、98ULPA877AH。描述及对比如下:
型号 98ULPA877AHI 98ULPA877AHLF 98ULPA877AHLFT 98ULPA877AKLFT 98ULPA877AKLF 98ULPA877AKILF 98ULPA877AH
描述 CABGA-52, Tray CABGA-52, Tray CABGA-52, Reel VFQFPN-40, Reel VFQFPN-40, Tray VFQFPN-40, Tray CABGA-52, Tray
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 含铅 不含铅 不含铅 不含铅 不含铅 不含铅 含铅
是否Rohs认证 不符合 符合 符合 符合 符合 符合 不符合
零件包装代码 CABGA CABGA CABGA VFQFPN VFQFPN VFQFPN CABGA
包装说明 LFBGA, LFBGA, ROHS COMPLIANT, PLASTIC, MO-205, M0-225, VFBGA-52 ROHS COMPLIANT, PLASTIC, MLF-40 MLF-40 MLF-40 LFBGA,
针数 52 52 52 40 40 40 52
制造商包装代码 BV52 BVG52 BVG52 NLG40P1 NLG40P1 NLG40P1 BV52
Reach Compliance Code _compli compliant compliant compliant compliant compliant _compli
系列 98ULPA 98ULPA 98ULPA 98ULPA 98ULPA 98ULPA 98ULPA
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 R-PBGA-B52 R-PBGA-B52 R-PBGA-B52 S-PQCC-N40 S-PQCC-N40 S-PQCC-N40 R-PBGA-B52
JESD-609代码 e0 e1 e1 e3 e3 e3 e0
长度 7 mm 7 mm 7 mm 6 mm 6 mm 6 mm 7 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 3 3 3 3 3 3 3
功能数量 1 1 1 1 1 1 1
端子数量 52 52 52 40 40 40 52
实输出次数 20 20 10 10 20 20 20
最高工作温度 85 °C 70 °C 70 °C 70 °C 70 °C 85 °C 70 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFBGA LFBGA LFBGA HVQCCN HVQCCN HVQCCN LFBGA
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR SQUARE SQUARE SQUARE RECTANGULAR
封装形式 GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) 225 260 260 260 260 260 225
Same Edge Skew-Max(tskwd) 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns
座面最大高度 1.31 mm 1.31 mm 1.31 mm 1 mm 1 mm 1 mm 1.31 mm
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES YES YES YES YES
温度等级 INDUSTRIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL
端子面层 Tin/Lead (Sn63Pb37) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Tin/Lead (Sn63Pb37)
端子形式 BALL BALL BALL NO LEAD NO LEAD NO LEAD BALL
端子节距 0.65 mm 0.65 mm 0.65 mm 0.5 mm 0.5 mm 0.5 mm 0.65 mm
端子位置 BOTTOM BOTTOM BOTTOM QUAD QUAD QUAD BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED 30 30 30 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 4.5 mm 4.5 mm 4.5 mm 6 mm 6 mm 6 mm 4.5 mm
厂商名称 IDT (Integrated Device Technology) - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
ECCN代码 EAR99 EAR99 - - EAR99 EAR99 EAR99
Samacsys Description - - CHIP ARRAY BGA 4.5MM X 7MM X 0.65MM PITC VFQFP-N 6.0 X 6.0 X 0.9 MM - NO LEAD VFQFP-N 6.0 X 6.0 X 0.9 MM - NO LEAD VFQFP-N 6.0 X 6.0 X 0.9 MM - NO LEAD -
求选购频谱仪的建议
大家好,有谁对频谱仪比较熟悉的吗?近期,我们想购买一台新频谱仪,主要是测测WIFI板卡的信道功率,...
月千叶 测试/测量
《换道赛车:新能源汽车的中国道路》三、当下新能源汽车产业所面临的短板弱项
当下新能源汽车产业所面临的短板弱项: 动力电池资源保障问题:我国对外依存度仍然较高,需要...
皓月光兮非自明 汽车电子
MSDN <>中的问题:
Super servers address all of these issues. Rather ...
chen870170 嵌入式系统
有谁做过STM32 DMA 串口接收数据吗?
DMA 初始化程序: #include dma.h u16 DMA1_MEM_LEN;//保存DM...
703359503 stm32/stm8
求16路4*4抢答器c程序
1) 抢答器的输入路数为16路; 2) 抢答时当某一方先按下按键,其他键则失效; 3) 用两个七段数...
bg8sck 嵌入式系统
【2024 DigiKey 创意大赛】基于NRF52840的低功耗可扩展编程旋钮
基于NRF52840的低功耗可扩展编程旋钮 作者:qwert1213131 一、作品简介...
qwert1213131 DigiKey得捷技术专区
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消