首页 > 器件类别 > 存储 > 存储

CAT93C46RWI-1.8GT3

EEPROM, 64X16, Serial, CMOS, PDSO8, 0.150 INCH, GREEN, MS-012, SOIC-8

器件类别:存储    存储   

厂商名称:Catalyst

厂商官网:http://www.catalyst-semiconductor.com/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Catalyst
零件包装代码
SOIC
包装说明
SOP, SOP8,.25
针数
8
Reach Compliance Code
unknown
ECCN代码
EAR99
备用内存宽度
8
最大时钟频率 (fCLK)
0.25 MHz
数据保留时间-最小值
100
耐久性
1000000 Write/Erase Cycles
JESD-30 代码
R-PDSO-G8
JESD-609代码
e4
长度
4.9 mm
内存密度
1024 bit
内存集成电路类型
EEPROM
内存宽度
16
功能数量
1
端子数量
8
字数
64 words
字数代码
64
工作模式
SYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
64X16
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP8,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
SERIAL
峰值回流温度(摄氏度)
260
电源
2/5 V
认证状态
Not Qualified
串行总线类型
MICROWIRE
最大待机电流
0.00001 A
最大压摆率
0.003 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
1.8 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
NICKEL PALLADIUM GOLD
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
40
宽度
3.9 mm
写保护
SOFTWARE
Base Number Matches
1
文档预览
CAT93C46R
1K-Bit Microwire Serial EEPROM
FEATURES
I
High speed operation: 1MHz
I
Low power CMOS technology
I
1.8 to 5.5 volt operation
I
Selectable x8 or x16 memory organization
I
Self-timed write cycle with auto-clear
I
Hardware and software write protection
I
Power-up inadvertant write protection
I
1,000,000 Program/erase cycles
I
100 year data retention
I
Industrial temperature range
I
RoHS compliant
DESCRIPTION
The CAT93C46R is a 1K-bit Serial EEPROM memory
device which is configured as either registers of 16 bits
(ORG pin at V
CC
) or 8 bits (ORG pin at GND). Each
register can be written (or read) serially by using the
DI (or DO) pin. The CAT93C46R is manufactured using
Catalyst’s advanced CMOS EEPROM floating gate
technology. The device is designed to endure 1,000,000
program/erase cycles and has a data retention of 100
years. The device is available in 8-pin DIP, 8-pin SOIC,
8-pin TSSOP and 8-pad TDFN packages.
&
8-pin PDIP, SOIC, TSSOP and TDFN packages
PIN CONFIGURATION
DIP Package (L)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
FUNCTIONAL SYMBOL
SOIC Package (W)
NC
VCC
CS
SK
1
2
3
4
8
7
6
5
ORG
GND
DO
DI
V
CC
ORG
CS
SK
NC
DI
DO
SOIC Package (V)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
CS
SK
DI
DO
SOIC Package (X)
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
GND
PIN FUNCTIONS
Pin Name
CS
SK
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
+1.8V to 5.5V Power Supply
Ground
Memory Organization
No Connection
TSSOP Package (Y)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
DI
DO
V
CC
GND
TDFN Package (ZD4)
VCC
8
NC
7
ORG
6
GND
5
1
CS
2
SK
3
DI
4
DO
ORG
NC
Bottom View
Note: When the ORG pin is connected to VCC, the x16 organiza-
tion is selected. When it is connected to ground, the x8 pin is
selected. If the ORG pin is left unconnected, then an internal pullup
device will select the x16 organization.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1107, Rev. C
CAT93C46R
ABSOLUTE MAXIMUM RATINGS*
Storage Temperature
Voltage on Any Pin with Respect to Ground
(1)
*
-65°C to +150°C
-0.5 V to +6.5 V
Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this
specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.
RELIABILITY CHARACTERISTICS
(2)
Symbol
N
END
(*)
T
DR
Parameter
Endurance
Data Retention
Min
1,000,000
100
Units
Program/ Erase Cycles
Years
D.C. OPERATING CHARACTERISTICS
V
CC
= +1.8V to +5.5V, unless otherwise specified.
Symbol
I
CC1
I
CC2
I
SB1
I
SB2
I
LI
I
LO
V
IL1
V
IH1
V
IL2
V
IH2
V
OL1
V
OH1
V
OL2
V
OH2
Parameter
Power Supply Current
(Write)
Power Supply Current
(Read)
Power Supply Current
(Standby) (x8 Mode)
Power Supply Current
(Standby) (x16Mode)
Input Leakage Current
Output Leakage Current
(Including ORG pin)
Input Low Voltage
Input High Voltage
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
Output Low Voltage
Output High Voltage
Test Conditions
f
SK
= 1MHz
V
CC
= 5.0V
f
SK
= 1MHz
V
CC
= 5.0V
CS = 0V
ORG=GND
CS=0V
ORG=Float or V
CC
V
IN
= 0V to V
CC
V
OUT
= 0V to V
CC
,
CS = 0V
4.5V
V
CC
< 5.5V
4.5V
V
CC
< 5.5V
1.8V
V
CC
< 4.5V
1.8V
V
CC
< 4.5V
4.5V
V
CC
< 5.5V
I
OL
= 2.1mA
4.5V
V
CC
< 5.5V
I
OH
= -400µA
1.8V
V
CC
< 4.5V
I
OL
= 1mA
1.8V
V
CC
< 4.5V
I
OH
= -100µA
V
CC
- 0.2
2.4
0.2
-0.1
2
0
V
CC
x 0.7
0
Min
Typ
Max
3
500
10
10
2
2
0.8
V
CC
+ 1
V
CC
x 0.2
V
CC
+1
0.4
Units
mA
µA
µA
µA
µA
µA
V
V
V
V
V
V
V
V
Note:
(1) The minimum DC input voltage is –0.5V. During transitions, inputs may undershoot to –2.0V for periods of less than 20 ns. Maximum DC
voltage on output pins is V
CC
+0.5V, which may overshoot to V
CC
+2.0V for periods of less than 20 ns.
(2) Output shorted for no more than one second. No more than one output shorted at a time.
(3) This parameter is tested initially and after a design or process change that affects the parameter.
(4) Latch-up protection is provided for stresses up to 100 mA on address and data pins from –1V to V
CC
+1V.
Doc. No. 1107, Rev. C
2
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
CAT93C46R
PIN CAPACITANCE
Symbol
C
OUT(1)
C
IN(1)
Test
Output Capacitance (DO)
Input Capacitance (CS, SK, DI, ORG)
Conditions
V
OUT
=0V
V
IN
=0V
Min
Typ
Max
5
5
Units
pF
pF
INSTRUCTION SET
Address
Instruction
READ
ERASE
WRITE
EWEN
EWDS
ERAL
WR A L
Start Bit
1
1
1
1
1
1
1
Opcode
10
11
01
00
00
00
00
x8
A6-A0
A6-A0
A6-A0
11XXXXX
00XXXXX
10XXXXX
01XXXXX
Data
x8
x16
Comments
Read Address AN– A0
Clear Address AN– A0
D7-D0
D15-D0
Write Address AN– A0
Write Enable
Write Disable
Clear All Addresses
D7-D0
D15-D0
Write All Addresses
x16
A5-A0
A5-A0
A5-A0
11XXXX
00XXXX
10XXXX
01XXXX
A.C. CHARACTERISTICS
Limits
V
CC
=
1.8V-6V
Symbol
t
CSS
t
CSH
t
DIS
t
DIH
t
PD1
t
PD0
t
HZ(1)
t
EW
t
CSMIN
t
SKHI
t
SKLOW
t
SV
SK
MAX
Parameter
CS Setup Time
CS Hold Time
DI Setup Time
DI Hold Time
Output Delay to 1
Output Delay to 0
Output Delay to High-Z
Program/Erase Pulse Width
Minimum CS Low Time
Minimum SK High Time
Minimum SK Low Time
Output Delay to Status Valid
Maximum Clock Frequency
DC
1
1
1
1
250
DC
C
L
= 100pF
(3)
Test
Conditions
Min
200
0
400
400
1
1
400
10
0.5
0.5
0.5
0.5
500
DC
Max
V
CC
=
2.5V-6V
Min
100
0
200
200
0.5
0.5
200
10
0.25
0.25
0.25
0.25
1000
Max
V
CC
=
4.5V-5.5V
Min
50
0
100
100
0.25
0.25
100
10
Max
Units
ns
ns
ns
ns
µs
µs
ns
ms
µs
µs
µs
µs
kHz
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
3
Doc No. 1107, Rev. C
CAT93C46R
POWER-UP TIMING
(1)(2)
Symbol
t
PUR
t
PUW
Parameter
Power-up to Read Operation
Power-up to Write Operation
Max
1
1
Units
ms
ms
A.C. TEST CONDITIONS
Input Rise and Fall Times
Input Pulse Voltages
Timing Reference Voltages
Input Pulse Voltages
Timing Reference Voltages
50ns
0.4V to 2.4V
0.8V, 2.0V
0.2V
CC
to 0.7V
CC
0.5V
CC
4.5V
V
CC
5.5V
4.5V
V
CC
5.5V
1.8V
V
CC
4.5V
1.8V
V
CC
4.5V
NOTE:
(1) This parameter is tested initially and after a design or process change that affects the parameter.
(2) t
PUR
and t
PUW
are the delays required from the time V
CC
is stable until the specified operation can be initiated.
(3) The input levels and timing reference points are shown in “AC Test Conditions” table.
DEVICE OPERATION
The CAT93C46R is a 1024-bit nonvolatile memory
intended for use with industry standard microproces-
sors. The CAT93C46R can be organized as either
registers of 16 bits or 8 bits. When organized as X16,
seven 9-bit instructions control the reading, writing and
erase operations of the device. When organized as X8,
seven 10-bit instructions control the reading, writing and
erase operations of the device. The CAT93C46R oper-
ates on a single power supply and will generate on chip,
the high voltage required during any write operation.
Instructions, addresses, and write data are clocked into
the DI pin on the rising edge of the clock (SK). The DO
pin is normally in a high impedance state except when
reading data from the device, or when checking the
ready/busy status after a write operation.
The ready/busy status can be determined after the start
of a write operation by selecting the device (CS high) and
polling the DO pin; DO low indicates that the write
operation is not completed, while DO high indicates that
the device is ready for the next instruction. If necessary,
the DO pin may be placed back into a high impedance
state during chip select by shifting a dummy “1” into the
DI pin. The DO pin will enter the high impedance state on
the falling edge of the clock (SK). Placing the DO pin into
the high impedance state is recommended in applica-
tions where the DI pin and the DO pin are to be tied
together to form a common DI/O pin.
The format for all instructions sent to the device is a
logical "1" start bit, a 2-bit (or 4-bit) opcode, 6-bit address
(an additional bit when organized X8) and for write
operations a 16-bit data field (8-bit for X8 organizations).
Read
Upon receiving a READ command and an address
(clocked into the DI pin), the DO pin of the CAT93C46R
will come out of the high impedance state and, after
sending an initial dummy zero bit, will begin shifting out
the data addressed (MSB first). The output data bits will
toggle on the rising edge of the SK clock and are stable
after the specified time delay (t
PD0
or t
PD1
).
Write
After receiving a WRITE command, address and the
data, the CS (Chip Select) pin must be deselected for a
minimum of t
CSMIN
. The falling edge of CS will start the
self clocking clear and data store cycle of the memory
location specified in the instruction. The clocking of the
SK pin is not necessary after the device has entered the
self clocking mode. The ready/busy status of the
CAT93C46R can be determined by selecting the device
and polling the DO pin. Since this device features Auto-
Clear before write, it is NOT necessary to erase a
memory location before it is written into.
Doc. No. 1107, Rev. C
4
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
CAT93C46R
Figure 1. Sychronous Data Timing
tSKHI
SK
tDIS
DI
tCSS
CS
tDIS
DO
tPD0,tPD1
DATA VALID
tCSMIN
VALID
VALID
tDIH
tSKLOW
tCSH
Figure 2. Read Instruction Timing
SK
tCSMIN
CS
STANDBY
AN
DI
1
1
0
tHZ
0
DN
DN—
1
D1
D0
HIGH-Z
AN—1
A0
DO
HIGH-Z
tPD0
Figure 3. Write Instruction Timing
SK
tCSMIN
CS
AN
DI
1
0
1
tSV
DO
HIGH-Z
tEW
BUSY
READY
HIGH-Z
tHZ
AN-1
A0
DN
D0
STATUS
VERIFY
STANDBY
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
5
Doc No. 1107, Rev. C
查看更多>
参数对比
与CAT93C46RWI-1.8GT3相近的元器件有:CAT93C46RYI-1.8GT3、CAT93C46RZD4I-1.8GT3、CAT93C46RZD4I-GT3、CAT93C46RVI-1.8GT3、CAT93C46RLI-1.8G、CAT93C46RXI-GT3、CAT93C46RXI-1.8GT3。描述及对比如下:
型号 CAT93C46RWI-1.8GT3 CAT93C46RYI-1.8GT3 CAT93C46RZD4I-1.8GT3 CAT93C46RZD4I-GT3 CAT93C46RVI-1.8GT3 CAT93C46RLI-1.8G CAT93C46RXI-GT3 CAT93C46RXI-1.8GT3
描述 EEPROM, 64X16, Serial, CMOS, PDSO8, 0.150 INCH, GREEN, MS-012, SOIC-8 EEPROM, 64X16, Serial, CMOS, PDSO8, GREEN, TSSOP-8 EEPROM, 64X16, Serial, CMOS, 3 X 3 MM, GREEN, MO-229, TDFN-8 EEPROM, 64X16, Serial, CMOS, 3 X 3 MM, GREEN, MO-229, TDFN-8 EEPROM, 64X16, Serial, CMOS, PDSO8, 0.150 INCH, GREEN, MS-012, SOIC-8 EEPROM, 64X16, Serial, CMOS, PDIP8, 0.300 INCH, GREEN, PLASTIC, MS-001, DIP-8 EEPROM, 64X16, Serial, CMOS, PDSO8, GREEN, EIAJ, SOIC-8 EEPROM, 64X16, Serial, CMOS, PDSO8, GREEN, EIAJ, SOIC-8
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合 符合
零件包装代码 SOIC SOIC SON SON SOIC DIP SOIC SOIC
包装说明 SOP, SOP8,.25 TSSOP, TSSOP8,.25 HVSSON, SOLCC8,.12,25 HVSSON, SOLCC8,.12,25 SOP, SOP8,.25 DIP, SOP, SOP8,.25 SOP, SOP8,.25
针数 8 8 8 8 8 8 8 8
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
备用内存宽度 8 8 8 8 8 8 8 8
最大时钟频率 (fCLK) 0.25 MHz 0.25 MHz 0.25 MHz 0.5 MHz 0.25 MHz 0.25 MHz 0.5 MHz 0.25 MHz
JESD-30 代码 R-PDSO-G8 R-PDSO-G8 S-XDSO-N8 S-XDSO-N8 R-PDSO-G8 R-PDIP-T8 R-PDSO-G8 R-PDSO-G8
JESD-609代码 e4 e4 e4 e4 e4 e4 e4 e4
内存密度 1024 bit 1024 bit 1024 bit 1024 bit 1024 bit 1024 bit 1024 bit 1024 bit
内存集成电路类型 EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM EEPROM
内存宽度 16 16 16 16 16 16 16 16
功能数量 1 1 1 1 1 1 1 1
端子数量 8 8 8 8 8 8 8 8
字数 64 words 64 words 64 words 64 words 64 words 64 words 64 words 64 words
字数代码 64 64 64 64 64 64 64 64
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
组织 64X16 64X16 64X16 64X16 64X16 64X16 64X16 64X16
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY UNSPECIFIED UNSPECIFIED PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP TSSOP HVSSON HVSSON SOP DIP SOP SOP
封装形状 RECTANGULAR RECTANGULAR SQUARE SQUARE RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE, SHRINK PITCH SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE, SHRINK PITCH SMALL OUTLINE IN-LINE SMALL OUTLINE SMALL OUTLINE
并行/串行 SERIAL SERIAL SERIAL SERIAL SERIAL SERIAL SERIAL SERIAL
峰值回流温度(摄氏度) 260 260 260 260 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
串行总线类型 MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE MICROWIRE
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 1.8 V 1.8 V 1.8 V 2.5 V 1.8 V 1.8 V 2.5 V 1.8 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES NO YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD
端子形式 GULL WING GULL WING NO LEAD NO LEAD GULL WING THROUGH-HOLE GULL WING GULL WING
端子节距 1.27 mm 0.65 mm 0.65 mm 0.65 mm 1.27 mm 2.54 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 40 40 40 40 40 40 40 40
厂商名称 Catalyst Catalyst Catalyst - - - Catalyst Catalyst
数据保留时间-最小值 100 100 100 100 100 - 100 100
耐久性 1000000 Write/Erase Cycles 1000000 Write/Erase Cycles 1000000 Write/Erase Cycles 1000000 Write/Erase Cycles 1000000 Write/Erase Cycles - 1000000 Write/Erase Cycles 1000000 Write/Erase Cycles
长度 4.9 mm 4.4 mm 3 mm 3 mm 4.9 mm 9.271 mm - -
封装等效代码 SOP8,.25 TSSOP8,.25 SOLCC8,.12,25 SOLCC8,.12,25 SOP8,.25 - SOP8,.25 SOP8,.25
电源 2/5 V 2/5 V 2/5 V 3/5 V 2/5 V - 2/5 V 2/5 V
最大待机电流 0.00001 A 0.00001 A 0.00001 A 0.00001 A 0.00001 A - 0.00001 A 0.00001 A
最大压摆率 0.003 mA 0.003 mA 0.003 mA 0.003 mA 0.003 mA - 0.003 mA 0.003 mA
宽度 3.9 mm 3 mm 3 mm 3 mm 3.9 mm 7.62 mm - -
写保护 SOFTWARE SOFTWARE SOFTWARE SOFTWARE SOFTWARE - SOFTWARE SOFTWARE
Base Number Matches 1 1 1 1 1 1 - -
请教一个run命令的问题,关于程序结束的疑问
各位学长: =================================== 我的汇编程...
xinyancode DSP 与 ARM 处理器
惊喜CES2010~~用WIFI给手机充电
CES 2010果然是惊喜不断,不光是让人眼馋的新手机新电脑,一个叫Airnergy Charge...
绿茶 创意市集
dsp2812电机驱动与控制
翼志工作室 致力于交直流电机驱动与控制 网址: www.wingzstudio.n...
翼志工作室 微控制器 MCU
Tkinter学习笔记——by 常见泽1
Python Tinker学习笔记(一) Python Tinker学习笔记(二) Tkin...
okhxyyo MicroPython开源版块
进入一个中断的中断处理程序时为什么要先关此中断,不关行吗?
进入一个中断的中断处理程序时为什么要先关此中断,不关行吗? 请大家指教 进入一个中断的中断处理程序时...
kimheesun211 嵌入式系统
[转载].图解SDRAM工作流程:仓库物语(高手进阶,终极内存技术指南——完整/进阶版)
转自: http://blog.chinaunix.net/u2/70445/showart_...
yuphone FPGA/CPLD
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消