首页 > 器件类别 > 可编程逻辑器件 > 可编程逻辑

EPM7128AEUC169-5

EE PLD, 5ns, 128-Cell, CMOS, PBGA169, ULTRA FINE LINE, BGA-169

器件类别:可编程逻辑器件    可编程逻辑   

厂商名称:Altera (Intel)

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Altera (Intel)
零件包装代码
BGA
包装说明
LFBGA, BGA169,13X13,32
针数
169
Reach Compliance Code
unknown
ECCN代码
3A991
其他特性
YES
最大时钟频率
192.3 MHz
系统内可编程
YES
JESD-30 代码
S-PBGA-B169
JESD-609代码
e0
JTAG BST
YES
长度
11 mm
专用输入次数
I/O 线路数量
100
宏单元数
128
端子数量
169
最高工作温度
70 °C
最低工作温度
组织
0 DEDICATED INPUTS, 100 I/O
输出函数
MACROCELL
封装主体材料
PLASTIC/EPOXY
封装代码
LFBGA
封装等效代码
BGA169,13X13,32
封装形状
SQUARE
封装形式
GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)
220
电源
2.5/3.3,3.3 V
可编程逻辑类型
EE PLD
传播延迟
5 ns
认证状态
Not Qualified
座面最大高度
1.55 mm
最大供电电压
3.6 V
最小供电电压
3 V
标称供电电压
3.3 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
BALL
端子节距
0.8 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
11 mm
文档预览
MAX 7000A
®
Includes
MAX 7000AE
Programmable Logic
Device
Data Sheet
October 2002, ver. 4.3
Features...
High-performance 3.3-V EEPROM-based programmable logic
devices (PLDs) built on second-generation Multiple Array MatriX
(MAX
®
) architecture (see
Table 1)
3.3-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
MAX 7000AE device in-system programmability (ISP) circuitry
compliant with IEEE Std. 1532
EPM7128A and EPM7256A device ISP circuitry compatible with
IEEE Std. 1532
Built-in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1
Supports JEDEC Jam Standard Test and Programming Language
(STAPL) JESD-71
Enhanced ISP features
Enhanced ISP algorithm for faster programming (excluding
EPM7128A and EPM7256A devices)
ISP_Done bit to ensure complete programming (excluding
EPM7128A and EPM7256A devices)
Pull-up resistor on I/O pins during in-system programming
Pin-compatible with the popular 5.0-V MAX 7000S devices
High-density PLDs ranging from 600 to 10,000 usable gates
Extended temperature range
f
For information on in-system programmable 5.0-V MAX 7000 or 2.5-V
MAX 7000B devices, see the
MAX 7000 Programmable Logic Device Family
Data Sheet
or the
MAX 7000B Programmable Logic Device Family Data Sheet.
Altera Corporation
DS-M7000A-4.3
1
MAX 7000A Programmable Logic Device Data Sheet
Table 1. MAX 7000A Device Features
Feature
Usable gates
Macrocells
Logic array blocks
Maximum user I/O
pins
t
PD
(ns)
t
SU
(ns)
t
FSU
(ns)
t
CO1
(ns)
f
CNT
(MHz)
EPM7032AE
600
32
2
36
4.5
2.9
2.5
3.0
227.3
EPM7064AE
1,250
64
4
68
4.5
2.8
2.5
3.1
222.2
EPM7128AE
2,500
128
8
100
5.0
3.3
2.5
3.4
192.3
EPM7256AE
5,000
256
16
164
5.5
3.9
2.5
3.5
172.4
EPM7512AE
10,000
512
32
212
7.5
5.6
3.0
4.7
116.3
...and More
Features
4.5-ns pin-to-pin logic delays with counter frequencies of up to
227.3 MHz
MultiVolt
TM
I/O interface enables device core to run at 3.3 V, while
I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-
saving FineLine BGA
TM
, and plastic J-lead chip carrier (PLCC)
packages
Supports hot-socketing in MAX 7000AE devices
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
PCI-compatible
Bus-friendly architecture, including programmable slew-rate control
Open-drain output option
Programmable macrocell registers with individual clear, preset,
clock, and clock enable controls
Programmable power-up states for macrocell registers in
MAX 7000AE devices
Programmable power-saving mode for 50% or greater power
reduction in each macrocell
Configurable expander product-term distribution, allowing up to
32 product terms per macrocell
Programmable security bit for protection of proprietary designs
6 to 10 pin- or logic-driven output enable signals
Two global clock signals with optional inversion
Enhanced interconnect resources for improved routability
Fast input setup times provided by a dedicated path from I/O pin to
macrocell registers
Programmable output slew-rate control
Programmable ground pins
2
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
Software design support and automatic place-and-route provided by
Altera’s development systems for Windows-based PCs and Sun
SPARCstation, and HP 9000 Series 700/800 workstations
Additional design entry and simulation support provided by EDIF
2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM),
Verilog HDL, VHDL, and other interfaces to popular EDA tools from
manufacturers such as Cadence, Exemplar Logic, Mentor Graphics,
OrCAD, Synopsys, Synplicity, and VeriBest
Programming support with Altera’s Master Programming Unit
(MPU), MasterBlaster
TM
serial/universal serial bus (USB)
communications cable, ByteBlasterMV
TM
parallel port download
cable, and BitBlaster
TM
serial download cable, as well as
programming hardware from third-party manufacturers and any
Jam
TM
STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector
Format File- (.svf) capable in-circuit tester
General
Description
MAX 7000A (including MAX 7000AE) devices are high-density, high-
performance devices based on Altera’s second-generation MAX
architecture. Fabricated with advanced CMOS technology, the EEPROM-
based MAX 7000A devices operate with a 3.3-V supply voltage and
provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns,
and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5,
-6, -7, and some -10 speed grades are compatible with the timing
requirements for 33 MHz operation of the PCI Special Interest Group (PCI
SIG)
PCI Local Bus Specification, Revision 2.2.
See
Table 2.
Table 2. MAX 7000A Speed Grades
Device
-4
EPM7032AE
EPM7064AE
EPM7128A
EPM7128AE
EPM7256A
EPM7256AE
EPM7512AE
Speed Grade
-5
-6
-7
v
v
v
v
v
v
v
v
v
v
v
-10
v
v
v
v
v
v
v
v
v
v
-12
v
v
Altera Corporation
3
MAX 7000A Programmable Logic Device Data Sheet
The MAX 7000A architecture supports 100% transistor-to-transistor logic
(TTL) emulation and high-density integration of SSI, MSI, and LSI logic
functions. It easily integrates multiple devices including PALs, GALs, and
22V10s devices. MAX 7000A devices are available in a wide range of
packages, including PLCC, BGA, FineLine BGA, Ultra FineLine BGA,
PQFP, and TQFP packages. See
Table 3
and
Table 4.
Table 3. MAX 7000A Maximum User I/O Pins
Device
44-Pin PLCC 44-Pin TQFP
Note (1)
49-Pin Ultra
FineLine
BGA
(2)
41
68
68
84-Pin PLCC
100-Pin
TQFP
100-Pin
FineLine
BGA
(3)
68
84
84
84
EPM7032AE
EPM7064AE
EPM7128A
EPM7128AE
EPM7256A
EPM7256AE
EPM7512AE
36
36
36
36
68
84
84
84
84
Table 4. MAX 7000A Maximum User I/O Pins
Device
EPM7032AE
EPM7064AE
EPM7128A
EPM7128AE
EPM7256A
EPM7256AE
EPM7512AE
Notes to tables:
(1)
(2)
Note (1)
256-Pin BGA
256-Pin FineLine
BGA
(3)
144-Pin TQFP
169-Pin Ultra
208-Pin PQFP
FineLine BGA
(2)
100
100
120
120
120
100
164
164
176
212
100
100
164
164
212
(3)
When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O
pins become JTAG pins.
All Ultra FineLine BGA packages are footprint-compatible via the SameFrame
TM
feature. Therefore, designers can
design a board to support a variety of devices, providing a flexible migration path across densities and pin counts.
Device migration is fully supported by Altera development tools. See
“SameFrame Pin-Outs” on page 15
for more
details.
All FineLine BGA packages are footprint-compatible via the SameFrame feature. Therefore, designers can design a
board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device
migration is fully supported by Altera development tools. See
“SameFrame Pin-Outs” on page 15
for more details.
4
Altera Corporation
MAX 7000A Programmable Logic Device Data Sheet
MAX 7000A devices use CMOS EEPROM cells to implement logic
functions. The user-configurable MAX 7000A architecture accommodates
a variety of independent combinatorial and sequential logic functions.
The devices can be reprogrammed for quick and efficient iterations
during design development and debug cycles, and can be programmed
and erased up to 100 times.
MAX 7000A devices contain from 32 to 512 macrocells that are combined
into groups of 16 macrocells, called logic array blocks (LABs). Each
macrocell has a programmable-AND/fixed-OR array and a configurable
register with independently programmable clock, clock enable, clear, and
preset functions. To build complex logic functions, each macrocell can be
supplemented with both shareable expander product terms and high-
speed parallel expander product terms, providing up to 32 product terms
per macrocell.
MAX 7000A devices provide programmable speed/power optimization.
Speed-critical portions of a design can run at high speed/full power,
while the remaining portions run at reduced speed/low power. This
speed/power optimization feature enables the designer to configure one
or more macrocells to operate at 50% or lower power while adding only a
nominal timing delay. MAX 7000A devices also provide an option that
reduces the slew rate of the output buffers, minimizing noise transients
when non-speed-critical signals are switching. The output drivers of all
MAX 7000A devices can be set for 2.5 V or 3.3 V, and all input pins are
2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 7000A devices to be used
in mixed-voltage systems.
MAX 7000A devices are supported by Altera development systems,
which are integrated packages that offer schematic, text—including
VHDL, Verilog HDL, and the Altera Hardware Description Language
(AHDL)—and waveform design entry, compilation and logic synthesis,
simulation and timing analysis, and device programming. The software
provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other
interfaces for additional design entry and simulation support from other
industry-standard PC- and UNIX-workstation-based EDA tools. The
software runs on Windows-based PCs, as well as Sun SPARCstation, and
HP 9000 Series 700/800 workstations.
f
For more information on development tools, see the
MAX+PLUS II
Programmable Logic Development System & Software Data Sheet
and the
Quartus Programmable Logic Development System & Software Data Sheet.
Altera Corporation
5
查看更多>
参数对比
与EPM7128AEUC169-5相近的元器件有:EPM7128AEUC169-10、EPM7128AEUC169-7、EPM7064AEUC49-10、EPM7064AEUC49-4、EPM7064AEUC49-7。描述及对比如下:
型号 EPM7128AEUC169-5 EPM7128AEUC169-10 EPM7128AEUC169-7 EPM7064AEUC49-10 EPM7064AEUC49-4 EPM7064AEUC49-7
描述 EE PLD, 5ns, 128-Cell, CMOS, PBGA169, ULTRA FINE LINE, BGA-169 EE PLD, 10ns, 128-Cell, CMOS, PBGA169, ULTRA FINE LINE, BGA-169 EE PLD, 7.5ns, 128-Cell, CMOS, PBGA169, ULTRA FINE LINE, BGA-169 EE PLD, 10ns, CMOS, PBGA49, ULTRA FINE LINE, BGA-49 EE PLD, 4.5ns, CMOS, PBGA49, ULTRA FINE LINE, BGA-49 EE PLD, 7.5ns, CMOS, PBGA49, ULTRA FINE LINE, BGA-49
厂商名称 Altera (Intel) Altera (Intel) Altera (Intel) Altera (Intel) Altera (Intel) Altera (Intel)
零件包装代码 BGA BGA BGA BGA BGA BGA
包装说明 LFBGA, BGA169,13X13,32 LFBGA, BGA169,13X13,32 LFBGA, BGA169,13X13,32 LFBGA, LFBGA, LFBGA,
针数 169 169 169 49 49 49
Reach Compliance Code unknown unknown unknown unknown unknown unknown
ECCN代码 3A991 3A991 3A991 EAR99 EAR99 EAR99
最大时钟频率 192.3 MHz 98 MHz 129.9 MHz 100 MHz 222.2 MHz 135.1 MHz
JESD-30 代码 S-PBGA-B169 S-PBGA-B169 S-PBGA-B169 S-PBGA-B49 S-PBGA-B49 S-PBGA-B49
JESD-609代码 e0 e0 e0 e1 e1 e1
长度 11 mm 11 mm 11 mm 7 mm 7 mm 7 mm
I/O 线路数量 100 100 100 41 41 41
端子数量 169 169 169 49 49 49
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
组织 0 DEDICATED INPUTS, 100 I/O 0 DEDICATED INPUTS, 100 I/O 0 DEDICATED INPUTS, 100 I/O 0 DEDICATED INPUTS, 41 I/O 0 DEDICATED INPUTS, 41 I/O 0 DEDICATED INPUTS, 41 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD
传播延迟 5 ns 10 ns 7.5 ns 10 ns 4.5 ns 7.5 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.55 mm 1.55 mm 1.55 mm 1.55 mm 1.55 mm 1.55 mm
最大供电电压 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER
端子形式 BALL BALL BALL BALL BALL BALL
端子节距 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
宽度 11 mm 11 mm 11 mm 7 mm 7 mm 7 mm
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消