首页 > 器件类别 > 存储

FT25C08A-USR-T

IC EEPROM 8K SPI 20MHZ 8SOP

器件类别:存储   

厂商名称:Fremont_Micro_Devices_USA

器件标准:

下载文档
器件参数
参数名称
属性值
存储器类型
非易失
存储器格式
EEPROM
技术
EEPROM
存储容量
8Kb (1K x 8)
时钟频率
20MHz
写周期时间 - 字,页
5ms
存储器接口
SPI
电压 - 电源
1.8 V ~ 5.5 V
工作温度
-40°C ~ 85°C(TA)
安装类型
表面贴装
封装/外壳
8-SOIC(0.154",3.90mm 宽)
供应商器件封装
8-SOP
文档预览
Fremont Micro Devices
FT25C08A DS
SPI Serial EEPROM
8K (8-bit wide)
FEATURES
Serial Peripheral Interface (SPI) Compatible
Supports SPI Modes 0 (0,0) and 3 (1,1)
Data Sheet Describes Mode 0 Operation
Low voltage and low power operations
20MHz clock rate (5V)
Maximum Standby current < 1µA (typically 0.02µA and 0.06µA @ 1.8V and 5.5V respectively)
Partial page write operation allowed (32 bytes page write mode)
Self-timed programming cycle (5 ms max)
Write protect pin for hardware data protection
100 years data retention
Block Write Protection (Protect 1/4, 1/2, or Entire Array)
High reliability: typically 1,000,000 cycles endurance
Industrial temperature range (-40℃to 85℃)
Standard 8-pin DIP/SOP/TSSOP Pb-free packages
DESCRIPTION
The FT25C08A is 8192 bits of serial Electrical Erasable and Programmable Read Only Memory, commonly
known as EEPROM. They are organized as 1024 words of 8 bits (1 byte) each. The devices are fabricated
with proprietary advanced CMOS process for low power and low voltage applications. These devices are
simple Serial Peripheral Interface (SPI) compatible serial bus. The
HOLD
pin may be used to suspend
any serial communication without resetting the serial sequence. While the device is paused, transitions on
its inputs will be ignored. Our extended V
CC
range (1.8V to 5.5V) devices enables wide spectrum of
applications.
FM
© 2014 Fremont Micro Devices Inc.
D
available in standard 8-lead DIP, 8-lead SOP and 8-lead TSSOP packages. The memory is accessed via a
C
on
Confidential Rev0.80
DS25C08A - Page1
fid
en
tia
l
FT25C08A V
CC
= 1.8V to 5.5V
Fremont Micro Devices
PIN CONFIGURATION
Pin Name
CS
FT25C08A DS
Pin Function
Chip Select
Serial Clock Input
Serial Data Input
Serial Data Output
Pin Name
GND
VCC
WP
Pin Function
Ground
Power Supply
Write Protest
Suspends Serial Input
SCL
SI
SO
HOLD
All these packaging types come in conventional or Pb-free certified.
S O
CS
Figure 1: Packaging Types
ABSOLUTE MAXIMUM RATINGS
Storage temperature…………………………………………………………………………………-50
to 125
Input voltage on any pin relative to ground……………………………………………………-0.3V to V
CC
+ 0.3V
Maximum voltage……………………………………………………………………………………………………8V
ESD protection on all pins……………………………………………………………………………………>2000V
FM
* Stresses exceed those listed under “Absolute Maximum Rating” may cause permanent damage to
the device. Functional operation of the device at conditions beyond those listed in the specification
is not guaranteed. Prolonged exposure to extreme conditions may affect device reliability or
functionality.
© 2014 Fremont Micro Devices Inc.
D
C
Industrial operating temperature………………………………………………………………………-40
to 85
on
fid
Confidential Rev0.80
DS25C08A - Page2
8 L D IP
8L SO P
8L TSSO P
en
G N D
W P
1
2
3
4
8
7
6
5
V C C
S C L
S I
H O L D
tia
l
FT25C08A
Fremont Micro Devices
Block Diagram
VCC
GND
FT25C08A DS
STATUS
REGISTER
MEMORY
ARRAY
ADDRESS
DECODER
SI
MODE
DECODE
LOGIC
CS
WP
fid
Confidential Rev0.80
SCK
CLOCK
GENERATOR
FM
© 2014 Fremont Micro Devices Inc.
D
C
on
HOLD
Figure 2: Block Diagram
en
SO
DS25C08A - Page3
tia
OUTPUT
BUFFER
DATA
REGISTER
l
Fremont Micro Devices
PIN DESCRIPTIONS
(A) CHIP SELECT (
CS
)
FT25C08A DS
The FT25C08A is selected when the
CS
pin is low. When the device is not selected, data will not be
accepted via the SI pin, and the serial output pin (SO) will remain in a high impedance state.
(B) Serial Input (SI)
The SI pin is used to transfer data into the device. It receives instructions, addresses, and data. Data is
latched on the rising edge of the serial clock.
(C) Serial Output (SO)
The SO pin is used to transfer data out of the FT25C08A. During a read cycle, data is shifted out on this pin
after the falling edge of the serial clock.
(D) Serial Clock (SCK)
The SCK is used to synchronize the communication between a master and the FT25C08A. Instructions,
SO pin is updated after the falling edge of the clock input.
(E) Write Protect (
WP
)
This pin is used in conjunction with the WPEN bit in the status register to prohibit writes to the non-volatile
bits in the status register. When
WP
is low and WPEN is high, writing to the non-volatile bits in the status
register is disabled. All other operations function normally. When
WP
is high, all functions, including
writes to the non-volatile bits in the status register operate normally. If the WPEN bit is set,
WP
low during
a status register write sequence will disable writing to the status register. If an internal write cycle has
already begun,
WP
going low will have no effect on the write. The
WP
pin function is blocked when the
WPEN bit in the status register is low. This allows the user to install the FT25C08A in a system with
WP
pin grounded and still be able to write to the status register. The
WP
pin functions will be enabled when
the WPEN bit is set high.
FM
(F) Hold (
HOLD
)
The
HOLD
pin is used in conjunction with the
CS
pin to select the FT25C08A. When the device is
selected and a serial sequence is underway,
HOLD
can be used to pause the serial communication with
the master device without resetting the serial sequence. To pause, the
HOLD
pin must be brought low
while the SCK pin is low. To resume serial communication, the
HOLD
pin is brought high while the SCK
pin is low (SCK may still toggle during
HOLD
). Inputs to the SI pin will be ignored while the SO pin is in the
high impedance state.
MEMORY ORGANIZATION
The FT25C08A devices have 32 pages respectively. Since each page has 32 bytes, random word
addressing to FT25C08A will require 10 bits data word addresses respectively.
© 2014 Fremont Micro Devices Inc.
Confidential Rev0.80
DS25C08A - Page4
D
C
on
fid
addresses, or data present on the SI pin are latched on the rising edge of the clock input, while data on the
en
tia
l
Fremont Micro Devices
DEVICE OPERATION
FT25C08A DS
The FT25C08A utilizes an 8-bit instruction register. The list of instructions and their operation codes are
contained in Table A. All instructions, addresses, and data are transferred with the MSB first and start with a
high-to-low
CS
transition.
Table A Instruction Set for the FT25C08A
Instruction Name
WREN
WRDI
RDSR
WRSR
READ
WRITE
Instruction Format
0000 X110
0000 X100
0000 X101
0000 X001
0000 X011
0000 X010
Operation
Set Write Enable Latch
Reset Write Enable Latch
Write Status Register
Read Status Register
Read Data from Memory Array
Write Data to Memory Array
(A) STATUS REGISTER OPERATION
Table B Status Register Format
Bit 7
WPEN
Bit 6
X
Bit 5
X
Bit 4
X
Bit 3
BP1
fid
BP0
Definition
Confidential Rev0.80
WRITE ENABLE (WREN):
The device will power up in the write disable state when VCC is applied. All
programming instructions must therefore be preceded by a Write Enable instruction.
WRITE DISABLE (WRDI):
To protect the device against inadvertent writes, the Write Disable instruction
disables all programming modes. The WRDI instruction is independent of the status of the
WP
pin.
READ STATUS REGISTER (RDSR):
The Read Status Register instruction provides access to the status
register. The READY/BUSY and Write Enable status of the device can be determined by the RDSR
are set by using the WRSR instruction.
instruction. Similarly, the block write protection bits indicate the extent of protection employed. These bits
FM
Table C Status Register Bit Definition
Bit
Bit 0 = “0” (
RDY
) indicates the device is READY. Bit 0 = “1”
indicates the write cycle is in progress.
Bit 1= “0” indicates the device is not WRITE ENABLED. Bit 1 = “1”
indicates the device is write enabled.
See table D.
See table D.
See table E.
Bit 0 (
RDY
)
Bit 1 (WEN)
Bit 2 (BP0)
Bit 3 (BP1)
Bit 7 (WPEN)
Bits 4-6 are “0”s when device is not in an internal write cycle.
Bits 0-7 are “1” during an internal write cycle.
© 2014 Fremont Micro Devices Inc.
D
C
on
en
Bit2
Bit 1
Bit 0
WEN
RDY
tia
DS25C08A - Page5
l
查看更多>
参数对比
与FT25C08A-USR-T相近的元器件有:FT25C08A-UTR-B。描述及对比如下:
型号 FT25C08A-USR-T FT25C08A-UTR-B
描述 IC EEPROM 8K SPI 20MHZ 8SOP IC EEPROM 8K SPI 20MHZ 8TSSOP
存储器类型 非易失 非易失
存储器格式 EEPROM EEPROM
技术 EEPROM EEPROM
存储容量 8Kb (1K x 8) 8Kb (1K x 8)
时钟频率 20MHz 20MHz
写周期时间 - 字,页 5ms 5ms
存储器接口 SPI SPI
电压 - 电源 1.8 V ~ 5.5 V 1.8 V ~ 5.5 V
工作温度 -40°C ~ 85°C(TA) -40°C ~ 85°C(TA)
安装类型 表面贴装 表面贴装
封装/外壳 8-SOIC(0.154",3.90mm 宽) 8-TSSOP(0.173",4.40mm 宽)
供应商器件封装 8-SOP 8-TSSOP
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消