OMC942723159
H8/3927 Series
H8/3927, H8/3926, H8/3925, H8/3924
Hardware Manual
Preface
The H8/300L Series of single-chip microcomputers has the high-speed H8/300L CPU at its core,
with many necessary peripheral functions on-chip. The H8/300L CPU instruction set is compatible
with the H8/300 CPU.
The H8/3927 Series has a system-on-a-chip architecture that includes such peripheral functions as a
D/A converter, ten timers, a 14-bit PWM, a two-channel serial communication interface, and an
A/D converter. This makes it ideal for use in advanced control systems.
This manual describes the hardware of the H8/3927 Series. For details on the H8/3927 Series
instruction set, refer to the H8/300L Series Programming Manual.
Contents
Section 1
1.1
1.2
1.3
Overview
.........................................................................................................
Overview.........................................................................................................................
Internal Block Diagram ..................................................................................................
Pin Arrangement and Functions .....................................................................................
1.3.1 Pin Arrangement.................................................................................................
1.3.2 Pin Functions ......................................................................................................
1
1
5
6
6
8
Section 2
2.1
CPU
................................................................................................................... 13
13
13
14
14
15
15
15
17
17
18
19
20
20
22
26
28
30
31
31
33
37
39
40
42
42
43
45
45
46
46
46
47
47
2.2
2.3
2.4
2.5
2.6
2.7
2.8
Overview.........................................................................................................................
2.1.1 Features...............................................................................................................
2.1.2 Address Space.....................................................................................................
2.1.3 Register Configuration........................................................................................
Register Descriptions......................................................................................................
2.2.1 General Registers................................................................................................
2.2.2 Control Registers ................................................................................................
2.2.3 Initial Register Values ........................................................................................
Data Formats...................................................................................................................
2.3.1 Data Formats in General Registers .....................................................................
2.3.2 Memory Data Formats........................................................................................
Addressing Modes ..........................................................................................................
2.4.1 Addressing Modes ..............................................................................................
2.4.2 Effective Address Calculation ............................................................................
Instruction Set.................................................................................................................
2.5.1 Data Transfer Instructions ..................................................................................
2.5.2 Arithmetic Operations ........................................................................................
2.5.3 Logic Operations ................................................................................................
2.5.4 Shift Operations ..................................................................................................
2.5.5 Bit Manipulations ...............................................................................................
2.5.6 Branching Instructions........................................................................................
2.5.7 System Control Instructions ...............................................................................
2.5.8 Block Data Transfer Instruction .........................................................................
Basic Operational Timing...............................................................................................
2.6.1 Access to On-Chip Memory (RAM, ROM) .......................................................
2.6.2 Access to On-Chip Peripheral Modules .............................................................
CPU States ......................................................................................................................
2.7.1 Overview.............................................................................................................
2.7.2 Program Execution State ...................................................................................
2.7.3 Program Halt State..............................................................................................
2.7.4 Exception-Handling State...................................................................................
Memory Map ..................................................................................................................
2.8.1 Memory Map ......................................................................................................
2.9
Application Notes ...........................................................................................................
2.9.1 Notes on Data Access .........................................................................................
2.9.2 Notes on Bit Manipulation..................................................................................
2.9.3 Notes on Use of the EEPMOV Instruction.........................................................
48
48
50
56
Section 3
3.1
3.2
Exception Handling
...................................................................................... 57
57
57
57
57
59
59
59
61
71
72
73
78
79
79
80
3.3
3.4
Overview.........................................................................................................................
Reset ............................................................................................................................
3.2.1 Overview.............................................................................................................
3.2.2 Reset Sequence ...................................................................................................
3.2.3 Interrupt Immediately after Reset.......................................................................
Interrupts.........................................................................................................................
3.3.1 Overview.............................................................................................................
3.3.2 Interrupt Control Registers .................................................................................
3.3.3 External Interrupts ..............................................................................................
3.3.4 Internal Interrupts ...............................................................................................
3.3.5 Interrupt Operations............................................................................................
3.3.6 Interrupt Response Time.....................................................................................
Application Notes ...........................................................................................................
3.4.1 Notes on Stack Area Use ....................................................................................
3.4.2 Notes on Rewriting Port Mode Registers ...........................................................
Section 4
4.1
Clock Pulse Generators
............................................................................... 83
83
83
83
84
87
89
90
4.2
4.3
4.4
4.5
Overview.........................................................................................................................
4.1.1 Block Diagram....................................................................................................
4.1.2 System Clock and Subclock ...............................................................................
System Clock Generator .................................................................................................
Subclock Generator ........................................................................................................
Prescalers ........................................................................................................................
Note on Oscillators .........................................................................................................
Section 5
5.1
5.2
Power-Down Modes
..................................................................................... 91
5.3
5.4
Overview......................................................................................................................... 91
5.1.1 System Control Registers ................................................................................... 94
Sleep Mode ..................................................................................................................... 98
5.2.1 Transition to Sleep Mode.................................................................................... 98
5.2.2 Clearing Sleep Mode .......................................................................................... 98
5.2.3 Clock Frequency in Sleep (Medium-Speed) Mode ............................................ 98
Standby Mode................................................................................................................. 99
5.3.1 Transition to Standby Mode ............................................................................... 99
5.3.2 Clearing Standby Mode ...................................................................................... 99
5.3.3 Oscillator Settling Time after Standby Mode is Cleared.................................... 100
Watch Mode.................................................................................................................... 101
5.5
5.6
5.7
5.8
5.4.1 Transition to Watch Mode .................................................................................. 101
5.4.2 Clearing Watch Mode......................................................................................... 101
5.4.3 Oscillator Settling Time after Watch Mode is Cleared ...................................... 101
Subsleep Mode................................................................................................................ 102
5.5.1 Transition to Subsleep Mode .............................................................................. 102
5.5.2 Clearing Subsleep Mode..................................................................................... 102
Subactive Mode .............................................................................................................. 103
5.6.1 Transition to Subactive Mode............................................................................. 103
5.6.2 Clearing Subactive Mode ................................................................................... 103
5.6.3 Operating Frequency in Subactive Mode ........................................................... 103
Active (Medium-Speed) Mode ....................................................................................... 104
5.7.1 Transition to Active (Medium-Speed) Mode ..................................................... 104
5.7.2 Clearing Active (Medium-Speed) Mode ............................................................ 104
5.7.3 Operating Frequency in Active (Medium-Speed) Mode .................................... 104
Direct Transfer................................................................................................................ 105
Section 6
6.1
6.2
ROM
................................................................................................................. 107
6.3
6.4
Overview......................................................................................................................... 107
6.1.1 Block Diagram.................................................................................................... 107
PROM Mode................................................................................................................... 108
6.2.1 Setting to PROM Mode ..................................................................................... 108
6.2.2 Socket Adapter Pin Arrangement and Memory Map ......................................... 108
Programming .................................................................................................................. 111
6.3.1 Writing and Verifying......................................................................................... 111
6.3.2 Programming Precautions................................................................................... 116
Reliability of Programmed Data..................................................................................... 117
Section 7
7.1
RAM
................................................................................................................. 119
Overview......................................................................................................................... 119
7.1.1 Block Diagram.................................................................................................... 119
Section 8
8.1
8.2
I/O Ports
........................................................................................................... 121
8.3
Overview......................................................................................................................... 121
Port 1 ............................................................................................................................ 123
8.2.1 Overview............................................................................................................. 123
8.2.2 Register Configuration and Description ............................................................. 123
8.2.3 Pin Functions ...................................................................................................... 127
8.2.4 Pin States ............................................................................................................ 128
8.2.5 MOS Input Pull-Up............................................................................................. 128
Port 3 ............................................................................................................................ 129
8.3.1 Overview............................................................................................................. 129
8.3.2 Register Configuration and Description ............................................................. 129
8.3.3 Pin Functions ...................................................................................................... 134