首页 > 器件类别 >

ICS844022I-02

FEMTOCLOCKS⑩ CRYSTAL-TO- LVDS CLOCK GENERATOR

厂商名称:ICS ( IDT )

厂商官网:http://www.icst.com

下载文档
文档预览
PRELIMINARY
Integrated
Circuit
Systems, Inc.
ICS844022I-02
F
EMTO
C
LOCKS
™ C
RYSTAL
-
TO
- LVDS
C
LOCK
G
ENERATOR
F
EATURES
(1) Differential LVDS output
Crystal oscillator interface, 18pF parallel resonant crystal
(24.5MHz - 34MHz)
Output frequency range: 61.25MHz - 170MHz
VCO range: 490MHz - 680MHz
RMS phase jitter @ 125MHz, using a 25MHz crystal
(1.875MHz - 20MHz): 0.44ps (typical)
3.3V or 2.5V operating supply
-40°C to 85°C ambient operating temperature
G
ENERAL
D
ESCRIPTION
The ICS844022I-02 is an Ethernet Clock
Generator and a member of the HiPerClocks
TM
HiPerClockS™
family of high performance devices from ICS. The
ICS844022I-02 uses an 18pF parallel resonant
crystal over the range of 24.5MHz - 34MHz. For
Ethernet applications, a 25MHz crystal is used and either
62.5MHz or 125MHz may be selected with the FREQ_SEL
pin. The ICS844022I-02 has excellent <1ps phase jitter
performance, over the 1.875MHz - 20MHz integration range.
The ICS844022I-02 is packaged in a small 8-pin TSSOP,
making it ideal for use in systems with limited board space.
ICS
C
OMMON
C
ONFIGURATION
T
ABLE
- Gb E
THERNET
Inputs
Crystal Frequency (MHz)
25
25
26.66
26.66
33.33
33.33
FREQ_SEL
0
1
0
1
0
1
M
20
20
20
20
20
20
N
4
8
4
8
4
8
Multiplication
Value M/N
5
2.5
5
2. 5
5
2.5
Output Frequency
(MHz)
125
62.5
133.33
66.66
166.66
83.33
B
LOCK
D
IAGRAM
FREQ_SEL
Pullup
P
IN
A
SSIGNMENT
FREQ_SEL N
0
÷4
1
÷8
V
DDA
GND
XTAL_OUT
XTAL_IN
1
2
3
4
8
7
6
5
V
DD
Q
nQ
FREQ_SEL
XTAL_IN
OSC
XTAL_OUT
Phase
Detector
VCO
490MHz - 680MHz
Q
nQ
ICS844022I-02
8-Lead TSSOP
4.40mm x 3.0mm x 0.925mm
package body
G Package
Top View
M = ÷20
(fixed)
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial
product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.
844022AGI-02
www.icst.com/products/hiperclocks.html
REV. A JUNE 28, 2005
1
PRELIMINARY
Integrated
Circuit
Systems, Inc.
ICS844022I-02
F
EMTO
C
LOCKS
™ C
RYSTAL
-
TO
- LVDS
C
LOCK
G
ENERATOR
Type
Power
Power
Input
Input
Pullup
Description
Analog supply pin.
Power supply ground.
Crystal oscillator interface. XTAL_IN is the input,
XTAL_OUT is the output.
Frequency select pin LVCMOS interface levels.
Differential clock outputs. LVDS interface levels.
Core supply pin.
T
ABLE
1. P
IN
D
ESCRIPTIONS
Number
1
2
3, 4
5
6, 7
8
Name
V
DDA
GND
XTAL_OUT,
XTAL_IN
FREQ_SEL
nQ, Q
V
DD
Output
Power
NOTE:
Pullup
refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.
T
ABLE
2. P
IN
C
HARACTERISTICS
Symbol
C
IN
R
PULLUP
Parameter
Input Capacitance
Input Pullup Resistor
Test Conditions
Minimum
Typical
4
51
Maximum
Units
pF
844022AGI-02
www.icst.com/products/hiperclocks.html
2
REV. A JUNE 28, 2005
PRELIMINARY
Integrated
Circuit
Systems, Inc.
ICS844022I-02
F
EMTO
C
LOCKS
™ C
RYSTAL
-
TO
- LVDS
C
LOCK
G
ENERATOR
4.6V
-0.5V to V
DD
+ 0.5 V
10mA
15mA
101.7°C/W (0 mps)
-65°C to 150°C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics
or
AC Character-
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
(LVDS)
Continuous Current
Surge Current
Package Thermal Impedance,
θ
JA
Storage Temperature, T
STG
istics
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
T
ABLE
3A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±5%, T
A
= -40°C
TO
85°C
Symbol
V
DD
V
DDA
I
DD
I
DDA
Parameter
Core Supply Voltage
Analog Supply Voltage
Power Supply Current
Analog Supply Current
Test Conditions
Minimum
3.135
3.135
Typical
3.3
3.3
TBD
TBD
Maximum
3.465
3.465
Units
V
V
mA
mA
T
ABLE
3B. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 2.5V±5%, T
A
= -40°C
TO
85°C
Symbol
V
DD
V
DDA
I
DD
I
DDA
Parameter
Core Supply Voltage
Analog Supply Voltage
Power Supply Current
Analog Supply Current
Test Conditions
Minimum
2.375
2.375
Typical
2.5
2.5
TBD
TBD
Maximum
2.625
2.625
Units
V
V
mA
mA
T
ABLE
3C. LVCMOS/LVTTL DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±5%
OR
2.5V±5%, T
A
= -40°C
TO
85°C
Symbol
V
IH
V
IL
I
IH
I
IL
Parameter
Input High Voltage
Input Low Voltage
Input High Current
Input Low Current
FREQ_SEL
FREQ_SEL
Test Conditions
V
DD
= 3.3V
V
DD
= 2.5V
V
DD
= 3.3V
V
DD
= 2.5V
V
DD
= V
IN
= 3.465V or 2.625V
V
DD
= 3.465V or 2.625V, V
IN
= 0V
-150
Minimum
2
1.7
-0.3
-0.3
Typical
Maximum
V
DD
+ 0.3
V
DD
+ 0.3
0.8
0.7
5
Units
V
V
V
V
µA
µA
T
ABLE
3D. LVDS DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±5%, T
A
= -40°C
TO
85°C
Symbol
V
OD
Δ
V
OD
V
OS
Δ
V
OS
844022AGI-02
Parameter
Differential Output Voltage
V
OD
Magnitude Change
Offset Voltage
V
OS
Magnitude Change
Test Conditions
Minimum
Typical
350
40
1.25
50
Maximum
Units
mV
mV
V
mV
NOTE: Please refer to Parameter Measurement Information for output information.
www.icst.com/products/hiperclocks.html
3
REV. A JUNE 28, 2005
PRELIMINARY
Integrated
Circuit
Systems, Inc.
ICS844022I-02
F
EMTO
C
LOCKS
™ C
RYSTAL
-
TO
- LVDS
C
LOCK
G
ENERATOR
Test Conditions
Minimum
Typical
350
50
1.2
40
Maximum
Units
mV
mV
V
mV
T
ABLE
3E. LVDS DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 2.5V±5%, T
A
= -40°C
TO
85°C
Symbol
V
OD
Δ
V
OD
V
OS
Δ
V
OS
Parameter
Differential Output Voltage
V
OD
Magnitude Change
Offset Voltage
V
OS
Magnitude Change
NOTE: Please refer to Parameter Measurement Information for output information.
T
ABLE
4. C
RYSTAL
C
HARACTERISTICS
Parameter
Mode of Oscillation
Frequency
Equivalent Series Resistance (ESR)
Shunt Capacitance
Drive Level
24.5
Test Conditions
Minimum
Typical
Fundamental
34
50
7
1
MHz
Ω
pF
mW
Maximum
Units
T
ABLE
5A. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V±5%, T
A
= -40°C
TO
85°C
Symbol
f
OUT
Parameter
Output Frequency
RMS Phase Jitter ( Random);
NOTE 1
Output Rise/Fall Time
Test Conditions
125MHz @ Integration Range:
1.875MHz - 20MHz
20% to 80%
Minimum
61.25
0.44
260
50
Typical
Maximum
170
Units
MHz
ps
ps
%
t
jit(Ø)
t
R
/ t
F
odc
Output Duty Cycle
NOTE 1: Please refer to the Phase Noise Plots following this section.
T
ABLE
5B. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= 2.5V±5%, T
A
= -40°C
TO
85°C
Symbol
f
OUT
Parameter
Output Frequency
RMS Phase Jitter ( Random);
NOTE 1
Output Rise/Fall Time
Test Conditions
125MHz @ Integration Range:
1.875MHz - 20MHz
20% to 80%
Minimum
61.25
0.45
270
50
Typical
Maximum
170
Units
MHz
ps
ps
%
t
jit(Ø)
t
R
/ t
F
odc
Output Duty Cycle
NOTE 1: Please refer to the Phase Noise Plots following this section.
844022AGI-02
www.icst.com/products/hiperclocks.html
4
REV. A JUNE 28, 2005
PRELIMINARY
Integrated
Circuit
Systems, Inc.
ICS844022I-02
F
EMTO
C
LOCKS
™ C
RYSTAL
-
TO
- LVDS
C
LOCK
G
ENERATOR
P
ARAMETER
M
EASUREMENT
I
NFORMATION
Qx
3.3V±5%
POWER SUPPLY
+
Float GND
-
SCOPE
2.5V±5%
POWER SUPPLY
Qx
+
Float GND
-
SCOPE
LVDS
nQx
LVDS
nQx
LVDS 3.3V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
Phase Noise Plot
LVDS 2.5V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
nQ
Noise Power
Q
t
PW
Phase Noise Mask
t
PERIOD
odc =
f
1
Offset Frequency
f
2
t
PW
t
PERIOD
x 100%
RMS Jitter = Area Under the Masked Phase Noise Plot
RMS P
HASE
J
ITTER
O
UTPUT
D
UTY
C
YCLE
/P
ULSE
W
IDTH
/P
ERIOD
V
DD
V
DD
out
80%
Clock
Outputs
80%
V
SW I N G
DC Input
LVDS
out
20%
t
R
t
F
20%
V
OS
/Δ V
OS
O
UTPUT
R
ISE
/F
ALL
T
IME
V
DD
V
DD
O
FFSET
V
OLTAGE
S
ETUP
out
DC Input
LVDS
100
V
OD
/Δ V
OD
out
REV. A JUNE 28, 2005
D
IFFERENTIAL
O
UTPUT
V
OLTAGE
S
ETUP
844022AGI-02
www.icst.com/products/hiperclocks.html
5
查看更多>
参数对比
与ICS844022I-02相近的元器件有:ICS844022AGI-02、ICS844022AGI-02T。描述及对比如下:
型号 ICS844022I-02 ICS844022AGI-02 ICS844022AGI-02T
描述 FEMTOCLOCKS⑩ CRYSTAL-TO- LVDS CLOCK GENERATOR FEMTOCLOCKS⑩ CRYSTAL-TO- LVDS CLOCK GENERATOR FEMTOCLOCKS⑩ CRYSTAL-TO- LVDS CLOCK GENERATOR
【聊聊DSP】利用TI库学习TMS320F2812
前几天发了一个关于配电自动化和DSP的帖子,基本上没人关注,很是失望哦 再发一个 虽然上学的时候学过...
jishuaihu DSP 与 ARM 处理器
【靠谱例程联盟】20131218 C风格字符串处理模块
20131218 C风格字符串处理模块 这是顺着之前那个 malloc/realloc ...
辛昕 编程基础
WOW~430定时器一个神奇的问题,求解释,求科普
430G2553 launchpad测试定时器捕获功能发现用switch+case时不能进入捕获中断...
chenyu988 微控制器 MCU
电子设计大赛
请问 各位大神们 小弟 最近 在做一个 07年的无线识别装置 碰到下面这个电路图 不知道 是什么 原...
xiaodanbao 电子竞赛
玩转Zynq连载44——[ex63] MT9V034摄像头的图像平滑处理
1 系统概述 如图所示,这是整个视频采集系统的原理框图。上电初始, FPGA 需要通过...
ove学习使我快乐 FPGA/CPLD
【求助】我的SD16采集怎么有问题?
ad采集4~20mA电流信号,观察SD16MEM0,不论输入多大,每采集几轮总会出现0x8011左右...
mya2 微控制器 MCU
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消