首页 > 器件类别 > 逻辑 > 逻辑

ICS95V2F857ALLFT

PLL Based Clock Driver, 95V Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 4.40 MM, 0.40 MM PITCH, LEAD FREE, MO-153, TSSOP-48

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

器件标准:

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
零件包装代码
TSSOP
包装说明
TSSOP, TSSOP48,.25,16
针数
48
Reach Compliance Code
compliant
系列
95V
输入调节
DIFFERENTIAL
JESD-30 代码
R-PDSO-G48
JESD-609代码
e3
长度
9.7 mm
逻辑集成电路类型
PLL BASED CLOCK DRIVER
最大I(ol)
0.001 A
湿度敏感等级
1
功能数量
1
反相输出次数
端子数量
48
实输出次数
10
最高工作温度
85 °C
最低工作温度
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP48,.25,16
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
260
电源
2.5 V
认证状态
Not Qualified
Same Edge Skew-Max(tskwd)
0.04 ns
座面最大高度
1.2 mm
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
温度等级
OTHER
端子面层
Matte Tin (Sn) - annealed
端子形式
GULL WING
端子节距
0.4 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
4.4 mm
最小 fmax
220 MHz
Base Number Matches
1
文档预览
Integrated
Circuit
Systems, Inc.
ICS95V2F857A
2.5V Wide Range Frequency Clock Driver (45MHz - 233MHz)
Recommended Application:
• Heavy loaded/4 rank
• DDR Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR registered DIMM solution
with ICSSSTVF16857, ICSSSTVF16859 or
ICSSSTVA32852
Product Description/Features:
• Higher drive than the 95V857 series devices
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_2)
• Feedback pins for input to output synchronization
• PD# for power management
• Spread Spectrum-tolerant inputs
• Auto PD when input signal removed
Specifications:
• Meets PC3200 Class A+ specification for DDR-I 400
support
• Covers all DDRI speed grades
Switching Characteristics:
• CYCLE - CYCLE jitter: <50ps
• OUTPUT - OUTPUT skew: <40ps
• Period jitter: ±30ps
Pin Configuration
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
GND
CLKC2
CLKT2
VDD
VDD
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
CLKC3
CLKT3
VDD
CLKT4
CLKC4
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
GND
CLKC5
CLKT5
VDD
CLKT6
CLKC6
GND
GND
CLKC7
CLKT7
VDD
PD#
FB_INT
FB_INC
VDD
FB_OUTC
FB_OUTT
GND
CLKC8
CLKT8
VDD
CLKT9
CLKC9
GND
48-Pin TSSOP/TVSOP
6.10 mm Body, 0.50 mm Pitch = TSSOP
4.40 mm Body, 0.40 mm Pitch = TVSOP
Block Diagram
FB_OUTT
FB_OUTC
Functionality
INPUTS
AVDD PD#
GND
GND
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
H
H
L
L
H
H
X
CLK_INT
L
H
L
H
L
H
<20MHz)
(1)
OUTPUTS
PLL State
CLK_INC CLKT CLKC FB_OUTT FB_OUTC
H
L
H
L
H
L
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
Bypassed/off
Bypassed/off
ICS95V2F857A
CLKT0
CLKC0
CLKT1
CLKC1
Control
off
off
on
on
off
PD#
Logic
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
FB_INT
FB_INC
CLK_INC
CLK_INT
CLKT5
CLKC5
PLL
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
CLKC8
CLKT9
CLKC9
1065A—02/03/05
ICS95V2F857A
Pin Configuration
1
A
B
C
D
E
F
G
H
J
K
2
3
4
5
6
A
B
C
D
E
F
G
H
J
K
1
CLKT0
CLKC1
GND
CLKT2
VDD
CLK_INT
VDD
AGND
CLKC3
CLKT4
2
CLKC0
CLKT1
GND
CLKC2
VDD
CLK_INC
AVDD
GND
CLKT3
CLKC4
3
GND
VDD
NC
NC
NB
NB
NC
NC
VDD
GND
4
GND
VDD
NC
NC
NB
NB
NC
NC
VDD
GND
5
6
CLKC5
CLKT5
CLKT6
CLKC6
GND
GND
CLKC7
CLKT7
VDD
PD#
FB_INC
FB_INT
FB_OUTC
VDD
GND
FB_OUTT
CLKT8
CLKC8
CLKC9
CLKT9
56-Ball BGA
CLKC1
CLKT1
VDD
CLKT0
CLKC0
CLKC5
CLKT5
VDD
CLKT6
CLKC6
40
31
GND
CLKC2
CLKT2
VDD
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
1
30
ICS95V2F857A
10
21
11
20
CLKC7
CLKT7
VDD
PD#
FB_INT
FB_INC
VDD
VDD
FB_OUTC
FB_OUTT
1065A—0 2/03/05
CLKC3
CLKT3
VDD
CLKT4
CLKC4
CLKC9
CLKT9
VDD
CLKT8
CLKC8
40-Pin MLF
2
ICS95V2F857A
Pin Descriptions
PIN NAME
VDD
GND
AVDD
AGND
CLKT(9:0)
CLKC(9:0)
CLK_INC
CLK_INT
FB_OUTC
TYPE
PWR
PWR
PWR
PWR
OUT
OUT
IN
IN
OUT
Power supply, 2.5V
Ground
Analog power supply, 2.5V
A n a l o g gr o u n d
"Tr ue" Clock of differential pair outputs
"Complementar y" clocks of differential pair outputs
"Complementar y" reference clock input
"True" reference clock input
"Complementar y" Feedback output, dedicated for external feedback. It
switches at the same frequency as the CLK. This output must be wired
to FB_INC
"True" " Feedback output, dedicated for external feedback. It switches
at the same frequency as the CLK. This output must be wired to
FB_INT
"True" Feedback input, provides feedback signal to the internal PLL for
synchronization with CLK_INT to eliminate phase error
"Complementar y" Feedback input, provides signal to the internal PLL
for synchronization with CLK_INC to eliminate phase error
Power Down. LVCMOS input
DESCRIPTION
FB_OUTT
FB_INT
FB_INC
PD#
OUT
IN
IN
IN
This PLL Clock Buffer is designed for a V
DD
of 2.5V, an AV
DD
of 2.5V and differential data input and output levels.
The
ICS95V2F857A
is a zero delay buffer that distributes a differential clock input pair (CLK_INC, CLK_INT) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock output (FB_OUT,
FB_OUTC). The clock outputs are controlled by the input clocks (CLK_INC, CLK_INT), the feedback clocks (FB_INT,
FB_INC), the 2.5-V LVCMOS input (PD#) and the Analog Power input (AV
DD
). When input (PD#) is low while power is
applied, the receivers are disabled, the PLL is turned off and the differential clock outputs are tri-stated. When AV
DD
is grounded, the PLL is turned off and bypassed for test purposes.
When the input frequency is less than the operating frequency of the PLL, appproximately 20MHz, the device will enter
a low power mode. An input frequency detection circuit on the differential inputs, independent from the input buffers,
will detect the low frequency condition and perform the same low power features as when the (PD#) input is low. When
the input frequency increases to greater than approximately 20 MHz, the PLL will be turned back on, the inputs and
outputs will be enabled and PLL will obtain phase lock between the feedback clock pair (FB_INT, FB_INC) and the input
clock pair (CLK_INC, CLK_INT).
The PLL to the
ICS95V2F857A
clock driver uses the input clocks (CLK_INC, CLK_INT) and the feedback clocks
(FB_INT, FB_INC) provide high-performance, low-skew, low-jitter, output differential clocks (CLKT[0:9], CLKC[0:9]).
The
ICS95V2F857A
is also able to track Spread Spectrum Clock (SSC) for reduced EMI.
The
ICS95V2F857A
is characterized for operation from 0°C to 85°C, and will meet JEDEC Standard 82-1 and 82-1A
Class A+ for registered DDR clock drivers.
1065A—02/03/05
3
ICS95V2F857A
Absolute Maximum Ratings
Supply Voltage (VDD & AVDD) . . . . . . . . . . .
Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . .
Ambient Operating Temperature . . . . . . . . . .
Storage Temperature . . . . . . . . . . . . . . . . . . .
-0.5V to 4.6V
GND –0.5 V to V
DD
+ 0.5 V
0°C to +85°C
–65°C to +150°C
Stresses above those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. These
ratings are stress specifications only and functional operation of the device at these or any other conditions above those
listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect product reliability.
Electrical Characteristics - Input/Supply/Common Output Parameters
T
A
= 0 - 85°C; Supply Voltage A
VDD
, V
DD
= 2.5V ± 0.2V
PARAMETER
Input High Current
Input Low Current
Operating Supply
Current
Output High Current
Output Low Current
High Impedance
Output Current
Input Clamp Voltage
High-level output
voltage
SYMBOL
I
IH
I
IL
I
DD2.5
I
DDPD
I
OH
I
OL
I
OZ
V
IK
CONDITIONS
V
I
= V
DD
or GND
V
I
= V
DD
or GND
C
L
= 0pf @ 200MHz
C
L
= 0pf
V
DD
= 2.3V, V
OUT
= 1V
V
DD
= 2.3V, V
OUT
= 1.2V
V
DD
=2.7V, Vout=V
DD
or GND
V
DDQ
= 2.3V Iin = -18mA
V
DD
= min to max,
I
OH
= -1 mA
V
DDQ
= 2.3V,
I
OH
= -12 mA
V
DD
= min to max
I
OL
=1 mA
V
DDQ
= 2.3V
I
OH
=12 mA
V
I
= GND or V
DD
V
OUT
= GND or V
DD
V
DDQ
- 0.1
1.7
0.1
0.6
3
3
MIN
5
TYP
MAX
5
175
100
UNITS
µA
µA
mA
µA
mA
mA
±10
-1.2
mA
V
V
V
V
V
pF
pF
155
-18
26
-32
35
V
OH
Low-level output voltage
V
OL
Input Capacitance
1
Output Capacitance
1
1
C
IN
C
OUT
Guaranteed by design at 220MHz, not 100% tested in production.
1065A—0 2/03/05
4
ICS95V2F857A
Recommended Operating Condition
(see note1)
T
A
= 0 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
Supply Voltage
Low level input voltage
High level input voltage
DC input signal voltage
(note 2)
Differential input signal
voltage (note 3)
Output differential cross-
voltage (note 4)
Input differential cross-
voltage (note 4)
High level output
current
Low level output current
Operating free-air
temperature
SYMBOL
V
DD
, A
VDD
V
IL
V
IH
V
IN
V
ID
V
OX
V
IX
I
OH
I
OL
T
A
0
DC - CLKT, FB_INT
AC - CLKT, FB_INT
CONDITIONS
CLKT, CLKC, FB_INC
PD#
CLKT, CLKC, FB_INC
PD#
MIN
2.3
-0.3
V
DD
/2 + 0.18
1.7
-0.3
0.36
0.7
V
DD
/2 - 0.15
V
DD
/2 - 0.2
V
DD
/2
TYP
2.5
0.4
2.1
V
DD
+ 0.6
V
DD
+ 0.3
V
DD
+ 0.6
V
DD
+ 0.6
V
DD
/2 + 0.15
V
DD
/2 + 0.2
-30
-30
85
MAX
2.7
V
DD
/2 - 0.18
0.7
UNITS
V
V
V
V
V
V
V
V
V
V
mA
mA
°C
Notes:
1. Unused inputs must be held high or low to prevent them from floating.
2. DC input signal voltage specifies the allowable DC execution of differential input.
3. Differential inputs signal voltages specifies the differential voltage [VTR-VCP]
required for switching, where VT is the true input level and VCP is the
complementary input level.
4. Differential cross-point voltage is expected to track variations of V
DD
and is the
voltage at which the differential signal must be crossing.
1065A—02/03/05
5
查看更多>
参数对比
与ICS95V2F857ALLFT相近的元器件有:ICS95V2F857AGT、ICS95V2F857ALT、ICS95V2F857AHT、ICS95V2F857AKT。描述及对比如下:
型号 ICS95V2F857ALLFT ICS95V2F857AGT ICS95V2F857ALT ICS95V2F857AHT ICS95V2F857AKT
描述 PLL Based Clock Driver, 95V Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 4.40 MM, 0.40 MM PITCH, LEAD FREE, MO-153, TSSOP-48 PLL Based Clock Driver, 95V Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 6.10 MM, 0.50 MM PITCH, MO-153, TSSOP-48 PLL Based Clock Driver, 95V Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 4.40 MM, 0.40 MM PITCH, MO-153, TSSOP-48 PLL Based Clock Driver, 95V Series, 10 True Output(s), 0 Inverted Output(s), PBGA56, MO-205, MO-225, BGA-56 PLL Based Clock Driver, 95V Series, 10 True Output(s), 0 Inverted Output(s), MLF-40
是否无铅 不含铅 含铅 含铅 含铅 含铅
是否Rohs认证 符合 不符合 不符合 不符合 不符合
零件包装代码 TSSOP TSSOP TSSOP BGA DFN
包装说明 TSSOP, TSSOP48,.25,16 TSSOP, TSSOP48,.3,20 TSSOP, TSSOP48,.25,16 VFBGA, BGA56,6X10,25 HVQCCN, LCC40,.24SQ,20
针数 48 48 48 56 40
Reach Compliance Code compliant not_compliant not_compliant _compli _compli
系列 95V 95V 95V 95V 95V
输入调节 DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PBGA-B56 S-XQCC-N40
JESD-609代码 e3 e0 e0 e0 e0
长度 9.7 mm 12.5 mm 9.7 mm 7 mm 6 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
最大I(ol) 0.001 A 0.001 A 0.001 A 0.001 A 0.001 A
湿度敏感等级 1 1 1 3 3
功能数量 1 1 1 1 1
端子数量 48 48 48 56 40
实输出次数 10 10 10 10 10
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY UNSPECIFIED
封装代码 TSSOP TSSOP TSSOP VFBGA HVQCCN
封装等效代码 TSSOP48,.25,16 TSSOP48,.3,20 TSSOP48,.25,16 BGA56,6X10,25 LCC40,.24SQ,20
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR SQUARE
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH GRID ARRAY, VERY THIN PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 NOT SPECIFIED 225 225 225
电源 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.04 ns 0.04 ns 0.04 ns 0.04 ns 0.04 ns
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1 mm 0.9 mm
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES
温度等级 OTHER OTHER OTHER OTHER OTHER
端子面层 Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn63Pb37) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING GULL WING BALL NO LEAD
端子节距 0.4 mm 0.5 mm 0.4 mm 0.65 mm 0.5 mm
端子位置 DUAL DUAL DUAL BOTTOM QUAD
处于峰值回流温度下的最长时间 30 NOT SPECIFIED 30 30 30
宽度 4.4 mm 6.1 mm 4.4 mm 4.5 mm 6 mm
最小 fmax 220 MHz 220 MHz 220 MHz 220 MHz 220 MHz
厂商名称 - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
msp430的编程器和仿真器
对于MSP430来说,无论仿真还是烧写程序一般可以通过:JTAG、SBW、BSL接口进行。J...
fish001 微控制器 MCU
【MSP430共享】基于混合信号处理器的在役钢丝绳断丝检测系统
基于 MS P 4 3 0混合信号处理器的在役钢丝绳断丝检测系统 由 MS P 4 3 0 F 1 ...
鑫海宝贝 微控制器 MCU
空调遥控器采用的什么红外编码协议?
有人知道 空调采用的什么协议不? 我通过测试,也不是NEC的和RC-5的协议 用示波器查看,波形很...
wn1983 嵌入式系统
[BB方案提交] 基于BBB的移动图像采集终端
基于BBB的移动图像采集终端 哈哈!老大是踩着时间点提交的啊! 刚画完板子 想起来这个事情 ...
chenzhufly DSP 与 ARM 处理器
【米尔MYD-YA15XC-T评测】+ 使用QT读取温湿度传感器数据
米尔 MYC151 使用报告 + 温湿度 本次在之前 oled 的基...
流行科技 测评中心专版
给无线蓝牙眼镜加AI作用大吗?
最近有个项目想把无线蓝牙眼镜加入进去,如果把AI功能加入到这个眼镜上,可以加哪些AI功能呢? 说...
wangerxian 嵌入式系统
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消