首页 > 器件类别 > 逻辑 > 逻辑

IDT2308-1HDCG

PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, GREEN, SOIC-16

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

器件标准:

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
零件包装代码
SOIC
包装说明
SOP, SOP16,.25
针数
16
Reach Compliance Code
unknow
ECCN代码
EAR99
系列
2308
输入调节
STANDARD
JESD-30 代码
R-PDSO-G16
JESD-609代码
e3
长度
9.9314 mm
逻辑集成电路类型
PLL BASED CLOCK DRIVER
最大I(ol)
0.012 A
湿度敏感等级
3
功能数量
1
反相输出次数
端子数量
16
实输出次数
8
最高工作温度
70 °C
最低工作温度
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP16,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
峰值回流温度(摄氏度)
260
电源
3.3 V
认证状态
Not Qualified
Same Edge Skew-Max(tskwd)
0.2 ns
座面最大高度
1.7272 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
3 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
温度等级
COMMERCIAL
端子面层
Matte Tin (Sn) - annealed
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
3.937 mm
最小 fmax
133.3 MHz
Base Number Matches
1
文档预览
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK MULTIPLIER
FEATURES:
DESCRIPTION:
IDT2308
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1x, 2x, 4x output options (see table):
– IDT2308-1 1x
– IDT2308-2 1x, 2x
– IDT2308-3 2x, 4x
– IDT2308-4 2x
– IDT2308-1H, -2H, and -5H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
The IDT2308 is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2308 has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT2308 enters power down, and the outputs are tri-stated. In
this mode, the device will draw less than 25µA.
The IDT2308 is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT2308 is characterized for both Industrial and Commercial operation.
NOTE:
For new designs, refer to AN-233.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
16
1
2
(-5)
2
PLL
3
2
CLKA1
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2003
Integrated Device Technology, Inc.
APRIL 2003
DSC 5173/9
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
DD
Rating
Supply Voltage Range
Input Voltage Range (REF)
Input Voltage Range
(except REF)
I
IK
(V
I
< 0)
I
OK
(V
O
< 0 or V
O
> V
DD
)
I
O
(V
O
= 0 to V
DD
)
V
DD
or GND
T
A
= 55°C
(in still air)
(3)
T
STG
Operating
Storage Temperature Range
Commercial Temperature
Range
Industrial Temperature
Range
-40 to +85
°C
–65 to +150
0 to +70
°C
°C
Continuous Current
Maximum Power Dissipation
±100
0.7
mA
W
Input Clamp Current
Terminal Voltage with Respect
to GND (inputs V
IH
2.5, V
IL
2.5)
Continuous Output Current
±50
mA
Max.
–0.5 to +4.6
–0.5 to +5.5
–0.5 to
V
DD
+0.5
–50
±50
mA
mA
Unit
V
V
V
V
I (2)
V
I
REF
CLKA1
CLKA2
V
DD
GND
CLKB1
CLKB2
S2
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
FBK
CLKA4
CLKA3
V
DD
GND
CLKB4
CLKB3
S1
SOIC/ TSSOP
TOP VIEW
Temperature
Operating
Temperature
PIN DESCRIPTION
Pin Number
REF
(1)
CLKA1
(2)
CLKA2
(2)
V
DD
GND
CLKB1
(2)
CLKB2
(2)
S2
(3)
Functional Description
Input Reference Clock, 5 Volt Tolerant Input
Clock Output for Bank A
Clock Output for Bank A
3.3V Supply
Ground
Clock Output for Bank B
Clock Output for Bank B
Select Input, Bit 2
Select Input, Bit 1
Clock Output for Bank B
Clock Output for Bank B
Ground
3.3V Supply
Clock Output for Bank A
Clock Output for Bank A
PLL Feedback Input
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
2. The input and output negative-voltage ratings may be exceeded if the input and output
clamp-current ratings are observed.
3. The maximum package power dissipation is calculated using a junction temperature
of 150
°
C and a board trace length of 750 mils.
APPLICATIONS:
S1
(3)
CLKB3
(2)
CLKB4
(2)
GND
V
DD
CLKA3
(2)
CLKA4
(2)
FBK
SDRAM
Telecom
Datacom
PC Motherboards/Workstations
Critical Path Delay Designs
NOTES:
1. Weak pull down.
2. Weak pull down on all outputs.
3. Weak pull ups on these inputs.
2
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
FUNCTION TABLE
(1)
SELECT INPUT DECODING
S2
L
L
H
H
NOTE:
1. H = HIGH Voltage Level
L = LOW Voltage Level
S1
L
H
L
H
CLK A
Tri-State
Driven
Driven
Driven
CLK B
Tri-State
Tri-State
Driven
Driven
Output Source
PLL
PLL
REF
PLL
PLL Shut Down
Y
N
Y
N
AVAILABLE OPTIONS FOR IDT2308
Device
IDT2308-1
IDT2308-1H
IDT2308-2
IDT2308-2
IDT2308-2H
IDT2308-2H
IDT2308-3
IDT2308-3
IDT2308-4
IDT2308-5H
Feedback From
Bank A or Bank B
Bank A or Bank B
Bank A
Bank B
Bank A
Bank B
Bank A
Bank B
Bank A or Bank B
Bank A or Bank B
Bank A Frequency
Reference
Reference
Reference
2 x Reference
Reference
2 x Reference
2 x Reference
4 x Reference
2 x Reference
Reference/2
Bank B Frequency
Reference
Reference
Reference/2
Reference
Reference/2
Reference
Reference or
Reference
(1)
2 x Reference
2 x Reference
Reference/2
NOTE:
1. Output phase is indeterminant (0° or 180° from input clock).
3
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
ZERO DELAY AND SKEW CONTROL
To close the feedback loop of the IDT2308, the FBK pin can be driven from any of the eight available output pins. The output driving the FBK pin will
be driving a total load of 7pF plus any additional load that it drives. The relative loading of this output (with respect to the remaining outputs) can adjust
the input-output delay.
For applications requiring zero input-output delay, all outputs including the one providing feedback should be equally loaded. If input-output delay
adjustments are required, use the Output Load Difference Chart to calculate loading differences between the feedback output and remaining outputs.
Ensure the outputs are loaded equally, for zero output-output skew.
REF TO CLKA/CLKB DELAY vs. OUTPUT LOAD DIFFERENCE BETWEEN FBK PIN AND CLKA/CLKB PINS
1500
1000
REF to CLKA/CLKB Delay (ps)
500
0
-30
-25
-20
-15
-10
-5
0
5
10
15
20
25
30
-500
-1000
-1500
OUTPUT LOAD DIFFERENCE BETWEEN FBK PIN AND CLKA/CLKB PINS ( pF)
4
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
OPERATING CONDITIONS- COMMERCIAL
Symbol
V
DD
T
A
C
L
C
IN
Supply Voltage
Operating Temperature (Ambient Temperature)
Load Capacitance below 100MHz
Load Capacitance from 100MHz to 133MHz
Input Capacitance
(1)
NOTE:
1. Applies to both REF and FBK.
Parameter
Test Conditions
Min.
3
0
Max.
3.6
70
30
15
7
Unit
V
°
C
pF
pF
pF
DC ELECTRICAL CHARACTERISTICS - COMMERCIAL
Symbol
V
IL
V
IH
I
IL
I
IH
V
OL
V
OH
I
DD_PD
Parameter
Input LOW Voltage Level
Input HIGH Voltage Level
Input LOW Current
Input HIGH Current
Output LOW Voltage
Output HIGH Voltage
Power Down Current
V
IN
= 0V
V
IN
= V
DD
I
OL
= 8mA (-1, -2, -3, -4)
I
OL
= 12mA (-1H, -2H, -5H)
I
OH
= -8mA (-1, -2, -3, -4)
I
OH
= -12mA (-1H, -2H, -5H)
REF = 0MHz (S2 = S1 = H)
100MHz CLKA (-1, -2, -3, -4)
100MHz CLKA (-1H, -2H, -5H)
I
DD
Supply Current
Unloaded Outputs
Select Inputs at V
DD
or GND
66MHz CLKA (-1, -2, -3, -4)
66MHz CLKA (-1H, -2H, -5H)
33MHz CLKA (-1, -2, -3, -4)
33MHz CLKA (-1H, -2H, -5H)
12
45
70
32
50
18
30
mA
µA
2.4
V
Conditions
Min.
2
Typ.
(1)
Max.
0.8
50
100
0.4
Unit
V
V
µA
µA
V
5
查看更多>
参数对比
与IDT2308-1HDCG相近的元器件有:IDT2308-1HDCI、IDT2308-3DCI、IDT2308-2HDCI、IDT2308-5HPGI、IDT2308-5HDCI。描述及对比如下:
型号 IDT2308-1HDCG IDT2308-1HDCI IDT2308-3DCI IDT2308-2HDCI IDT2308-5HPGI IDT2308-5HDCI
描述 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, GREEN, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, TSSOP-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16
是否无铅 不含铅 含铅 含铅 含铅 含铅 含铅
是否Rohs认证 符合 不符合 不符合 不符合 不符合 不符合
零件包装代码 SOIC SOIC SOIC SOIC TSSOP SOIC
包装说明 SOP, SOP16,.25 SOP, SOP16,.25 SOIC-16 SOIC-16 TSSOP, TSSOP16,.25 SOIC-16
针数 16 16 16 16 16 16
Reach Compliance Code unknow _compli not_compliant not_compliant not_compliant not_compliant
系列 2308 2308 2308 2308 - 2308
输入调节 STANDARD STANDARD STANDARD STANDARD - STANDARD
JESD-30 代码 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 - R-PDSO-G16
JESD-609代码 e3 e0 e0 e0 - e0
长度 9.9314 mm 9.9314 mm 9.9314 mm 9.9314 mm - 9.9314 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER - PLL BASED CLOCK DRIVER
最大I(ol) 0.012 A 0.012 A 0.008 A 0.012 A - 0.012 A
湿度敏感等级 3 1 1 1 - 1
功能数量 1 1 1 1 - 1
端子数量 16 16 16 16 - 16
实输出次数 8 8 8 8 - 8
最高工作温度 70 °C 85 °C 85 °C 85 °C - 85 °C
最低工作温度 - -40 °C -40 °C -40 °C - -40 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE - 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY
封装代码 SOP SOP SOP SOP - SOP
封装等效代码 SOP16,.25 SOP16,.25 SOP16,.25 SOP16,.25 - SOP16,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR - RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE - SMALL OUTLINE
峰值回流温度(摄氏度) 260 240 240 240 - 240
电源 3.3 V 3.3 V 3.3 V 3.3 V - 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified - Not Qualified
Same Edge Skew-Max(tskwd) 0.2 ns 0.2 ns 0.4 ns 0.2 ns - 0.2 ns
座面最大高度 1.7272 mm 1.7272 mm 1.7272 mm 1.7272 mm - 1.7272 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V - 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V - 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V - 3.3 V
表面贴装 YES YES YES YES - YES
温度等级 COMMERCIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL - INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) - Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING GULL WING GULL WING - GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm - 1.27 mm
端子位置 DUAL DUAL DUAL DUAL - DUAL
处于峰值回流温度下的最长时间 30 20 20 20 - 20
宽度 3.937 mm 3.937 mm 3.937 mm 3.937 mm - 3.937 mm
最小 fmax 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz - 133.3 MHz
Base Number Matches 1 1 1 1 - -
厂商名称 - - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消