首页 > 器件类别 > 半导体 > 逻辑

IDTCSPU877ANLG

877 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40

器件类别:半导体    逻辑   

厂商名称:IDT(艾迪悌)

厂商官网:http://www.idt.com/

下载文档
器件参数
参数名称
属性值
功能数量
1
端子数量
40
最大工作温度
70 Cel
最小工作温度
0.0 Cel
最大供电/工作电压
1.9 V
最小供电/工作电压
1.7 V
额定供电电压
1.8 V
加工封装描述
GREEN, PLASTIC, MLF-40
无铅
Yes
欧盟RoHS规范
Yes
状态
ACTIVE
包装形状
SQUARE
包装尺寸
CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
表面贴装
Yes
端子形式
NO LEAD
端子间距
0.5000 mm
端子涂层
MATTE TIN
端子位置
QUAD
包装材料
PLASTIC/EPOXY
温度等级
COMMERCIAL
系列
877
输出特性
3-ST
输入条件
DIFFERENTIAL
逻辑IC类型
PLL BASED CLOCK DRIVER
反相输出数
0.0
真实输出数
10
最大同边弯曲
0.0400 ns
最大-最小频率
340 MHz
文档预览
IDTCSPU877A
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
1.8V PHASE LOCKED LOOP
DIFFERENTIAL 1:10 SDRAM
CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDTCSPU877A
• 1 to 10 differential clock distribution
• Optimized for clock distribution in DDR2 (Double Data Rate)
SDRAM applications
• Operating frequency: 125MHz to 270MHz
• Very low skew:
40ps
• Very low jitter:
40ps
• 1.8V AV
DD
and 1.8V V
DDQ
• CMOS control signal input
• Test mode enables buffers while disabling PLL
• Low current power-down mode
• Tolerant of Spread Spectrum input clock
• Available in 52-Ball VFBGA and 40-pin MLF packages
APPLICATIONS:
• Meets or exceeds JEDEC standard 82.8 for registered DDR2
clock driver
• Along with SSTU32864/65/66, DDR2 register, provides complete
solution for DDR2 DIMMs
The CSPU877A is a PLL based clock driver that acts as a zero delay buffer
to distribute one differential clock input pair(CLK,
CLK
) to 10 differential
output pairs (Y
[0:9]
, Y
[0:9]
) and one differential pair of feedback clock output
(FBOUT,
FBOUT).
External feedback pins (FBIN,
FBIN)
for synchronization
of the outputs to the input reference is provided. OE, OS, and A
VDD
control the
power-down and test mode logic. When A
VDD
is grounded, the PLL is turned
off and bypassed for test mode purposes. When the differential clock inputs
(CLK,
CLK)
are both at logic low, this device will enter a low power-down mode.
In this mode, the receivers are disabled, the PLL is turned off, and the output
clock drivers are disabled, resulting in a current consumption device of less than
500µA.
The CSPU877A requires no external components and has been optimised
for very low phase error, skew, and jitter, while maintaining frequency and duty
cycle over the operating voltage and temperature range. The CSPU877A,
designed for use in both module assemblies and system motherboard based
solutions, provides an optimum high-performance clock source.
The CSPU877A is available in Commercial Temperature Range (0°C to
+70°C). See Ordering Information for details.
FUNCTIONAL BLOCK DIAGRAM
OE
OS
AV
DD
LD or OE
POWER
DOWN
AND
LD, OS, or OE
TEST
MODE
PLL BYPASS
LOGIC
LD
Y0
Y0
Y1
Y1
Y2
Y2
Y3
Y3
Y4
Y4
CLK
CLK
10KΩ - 100KΩ
FBIN
FBIN
PLL
Y5
Y5
Y6
Y6
Y7
Y7
Y8
Y8
Y9
NOTE:
The Logic Detect (LD) powers down the device when a logic LOW is applied to both CLK and
CLK.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
Y9
FBOUT
FBOUT
COMMERCIAL TEMPERATURE RANGE
1
c
2004
Integrated Device Technology, Inc.
JANUARY 2004
DSC-6495/4
IDTCSPU877A
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION
6
Y
6
Y
5
Y
5
Y
6
GND
GND
Y
7
GND
NB
NB
GND
Y
2
C
Y
7
OS
V
DDQ
FBIN
V
DDQ
NB
NB
FBIN FBOUT FBOUT
OE
NB
NB
GND
NB
NB
GND
Y
8
Y
8
Y
9
Y
9
5
V
DDQ
V
DDQ
GND
GND
4
3
Y
0
Y
0
Y
1
A
GND
GND
Y
1
B
V
DDQ
V
DDQ
V
DDQ
GND
GND
Y
3
J
Y
4
Y
4
Y
3
K
2
V
DDQ
V
DDQ
V
DDQ
Y
2
D
1
CLK
E
CLK
F
AGND AV
DD
G
H
VFBGA
TOP VIEW
52 BALL VFBGA PACKAGE LAYOUT
0.65mm
6
5
4
3
2
1
A
B
C
D
E
F
G
H
J
K
TOP VIEW
A
1
2
3
4
5
6
B
C
D
E
F
G
H
J
K
2
IDTCSPU877A
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION
V
DDQ
V
DDQ
Y
1
Y
0
Y
5
Y
1
Y
0
Y
5
Y
6
Y
6
ABSOLUTE MAXIMUM RATINGS
(1,2)
Symbol
V
DDQ
, AV
DD
V
I(3)
V
O(3)
30
29
28
27
26
Y
7
Y
7
V
DDQ
FBIN
FBIN
FBOUT
FBOUT
V
DDQ
OE
OS
Rating
Supply Voltage Range
Input Voltage Range
Voltage range applied to any
output in the high or low state
Input clamp current
Output Clamp Current
Max
–0.5 to +2.5
–0.5 to V
DDQ
+ 0.5
–0.5 to V
DDQ
+ 0.5
±50
±50
Unit
V
V
V
mA
mA
39
32
40
38
37
36
35
34
V
DDQ
Y
2
Y
2
CLK
CLK
V
DDQ
AGND
AV
DD
V
DDQ
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
33
31
I
IK
(V
I
<0)
I
OK
(V
O
<0 or
V
O
> V
DDQ
)
I
O
GND
25
24
23
22
21
Continuous Output Current
±50
±100
– 65 to +150
mA
mA
°C
(V
O
=0 to V
DDQ
)
V
DDQ
or GND
Continuous Current
TSTG
Storage Temperature Range
MLF
TOP VIEW
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation of
the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. The maximum package power dissipation is calculated using a junction temperature
of 150
°
C and a board trace length of 750 mils.
3. The input and output negative-voltage ratings may be exceeded if the input and output
clamp-current ratings are observed. This value is limited to 2.5V max.
V
DDQ
V
DDQ
Y
3
Y
3
Y
4
Y
4
Y
9
Y
9
Y
8
Y
8
CAPACITANCE
(1)
Parameter
C
IN
C
I
C
L
Description
Input Capacitance
V
I
= V
DDQ
or GND
Delta Input Capacitance
CLK,
CLK,
FBIN,
FBIN
Load Capacitance
10
pF
NOTE:
1. Unused inputs must be held high or low to prevent them from floating.
Min.
2
Typ.
Max.
3
0.25
Unit
pF
pF
RECOMMENDED OPERATING CONDITIONS
Symbol
AV
DD(1)
V
DDQ
T
A
Supply Voltage
I/O Supply Voltage
Operating Free-Air Temperature
1.7
0
Parameter
Min.
Typ.
V
DDQ
1.8
1.9
+70
Max.
Unit
V
V
°
C
NOTE:
1. The PLL is turned off and bypassed for test purposes when AV
DD
is grounded. During this test mode, V
DDQ
remains within the recommended operating conditions and no timing
parameters are guaranteed.
3
IDTCSPU877A
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
PIN DESCRIPTION (VFBGA)
Pin Name
AGND
AV
DD
CLK,
CLK
FBIN,
FBIN
FBOUT,
FBOUT
GND
V
DDQ
OE
OS
Y
[0:9]
Y
[0:9]
NB
Pin Number
G1
H1
E1, F1
E6, F6
G6, H6
B2 - B5, C2, C5, H2, H5, J2 - J5
D2 - D4, E2, E5, F2, G2 - G5
F5
D5
A3, A4, B1, B6, C1, C6, K1, K2, K5, K6
A1, A2, A5, A6, D1, D6, J1, J6, K3, K4
1.8V analog supply
Differential clock input with a 10KΩ to 100KΩ pulldown resistor
Feedback differential clock input
Feedback differential clock output
Ground
1.8V supply
Output Enable
Output Select (tied to GND or V
DDQ
)
Buffered output of input clock,
CLK
Buffered output of input clock, CLK
No Ball
Description
Ground for 1.8V analog supply
PIN DESCRIPTION (MLF)
Pin Name
AGND
AV
DD
CLK,
CLK
FBIN,
FBIN
FBOUT,
FBOUT
GND
V
DDQ
OE
OS
Y
[0:9]
Y
[0:9]
NB
Pin Number
7
8
4, 5
26, 27
24, 25
10
1, 6, 9, 15, 20, 23, 28, 31, 36
22
21
3, 11, 14, 16, 19, 29, 33, 34, 38, 39
2, 12, 13, 17, 18, 30, 32, 35, 37, 40
1.8V analog supply
Differential clock input with a 10KΩ to 100KΩ pulldown resistor
Feedback differential clock input
Feedback differential clock output
Ground
1.8V supply
Output Enable
Output Select (tied to GND or V
DDQ
)
Buffered output of input clock, CLK
Buffered output of input clock,
CLK
No Ball
Description
Ground for 1.8V analog supply
4
IDTCSPU877A
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
FUNCTION TABLE
(1,2)
INPUTS
AV
DD
GND
GND
GND
GND
1.8V (nom)
1.8V (nom)
1.8V (nom)
1.8V (nom)
1.8V (nom)
X
OE
H
H
L
L
L
L
H
H
X
X
OS
X
X
H
L
H
L
X
X
X
X
CLK
L
H
L
H
L
H
L
H
L
(3)
OUTPUTS
CLK
H
L
H
L
H
L
H
L
L
(3)
Y
L
H
L(z)
L(z)
Y
7
Active
L(z)
L(z)
Y
7
Active
L
H
L(z)
Y
H
L
L(z)
L(z)
Y
7
Active
L(z)
L(z)
Y
7
Active
H
L
L(z)
FBOUT
L
H
L
H
L
H
L
H
L(z)
FBOUT
H
L
H
L
H
L
H
L
L(z)
Reserved
PLL
OFF
OFF
OFF
OFF
ON
ON
ON
ON
OFF
H
H
NOTES:
1. H = HIGH Voltage Level
L = LOW Voltage Level
X = Don't Care
2. L(z) means the outputs are disabled to a LOW state, meeting the I
ODL
limit in DC Electrical Characteristics table.
3. The device will enter a low power-down mode when CLK and
CLK
are both at logic LOW.
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
Commercial: T
A
= 0°C to +70°C
Symbol
V
IK
V
IL(2)
V
IH(2)
V
IN(1)
V
ID(DC)(2)
V
OD(3)
V
OH
V
OL
I
ODL
I
IN
I
DDLD
I
DD
Parameter
Input Clamp Voltage (All Inputs)
Input LOW Voltage (OE, OS, CLK,
CLK)
Input HIGH Voltage (OE, OS, CLK,
CLK)
Input Signal Voltage
DC Input Differential Voltage
Output Differential Voltage
Output HIGH Voltage
Output LOW Voltage
Output Disabled LOW Current
Input Current CLK,
CLK
OE, OS, FBIN,
FBIN
Static Supply Current (I
DDQ
and I
ADD
)
Dynamic Power Supply Current
(I
DDQ
and I
ADD
)
(4,5)
NOTES:
1. V
IN
specifies the allowable DC excursion of each different output.
2. V
ID
is the magnitude of the difference between the input level on CLK and the input level on
CLK.
The CLK and
CLK
V
IH
and V
IL
limits are used to define the DC LOW and HIGH
levels for the power down mode.
3. V
OD
is the magnitude of the difference between the true output level and the complementary level.
4. All Outputs are left open (unconnected to PCB).
5. Total I
DD
= I
DDQ
+ I
ADD
= F
CK
* C
PD
* V
DDQ
, for Cpd = (I
DDQ
+ I
ADD
) / (F
CK
* V
DDQ
) where F
CK
is the input frequency, V
DDQ
is the power supply, and C
PD
is the Power Dissipation Capacitance.
Conditions
V
DDQ
= 1.7V, I
I
= -18mA
Min.
0.65V
DDQ
-0.3
0.3
Typ.
Max.
– 1.2
0.35V
DDQ
V
DDQ
+ 0.3
V
DDQ
+ 0.4
0.1
0.6
Unit
V
V
V
V
V
V
V
µA
µA
µA
mA
A
VDD
/V
DDQ
= 1.7V
I
OH
= -100µA, V
DDQ
= 1.7V to 1.9V
I
OH
= -9mA, V
DDQ
= 1.7V
I
OL
= 100µA, V
DDQ
= 1.7V to 1.9V
I
OL
= 9mA, V
DDQ
= 1.7V
OE = L, V
ODL
= 100mV, A
VDD
/V
DDQ
= 1.7V
A
VDD
/V
DDQ
= Max., V
I
= 0V to V
DDQ
A
VDD
/V
DDQ
= Max., CLK and
CLK
= GND
A
VDD
/V
DDQ
= Max., CLK = 270MHz
0.5
V
DDQ
- 0.2
1.1
100
±250
±10
500
300
5
查看更多>
参数对比
与IDTCSPU877ANLG相近的元器件有:IDTCSPU877ANL、IDTCSPU877ABVG、IDTCSPU877A、IDTCSPU877ABV。描述及对比如下:
型号 IDTCSPU877ANLG IDTCSPU877ANL IDTCSPU877ABVG IDTCSPU877A IDTCSPU877ABV
描述 877 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40 877 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40 877 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40 877 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40 877 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40
功能数量 1 1 1 1 1
端子数量 40 40 40 40 40
最大工作温度 70 Cel 70 Cel 70 Cel 70 Cel 70 Cel
最小工作温度 0.0 Cel 0.0 Cel 0.0 Cel 0.0 Cel 0.0 Cel
最大供电/工作电压 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
最小供电/工作电压 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
额定供电电压 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
加工封装描述 GREEN, PLASTIC, MLF-40 GREEN, PLASTIC, MLF-40 GREEN, PLASTIC, MLF-40 GREEN, PLASTIC, MLF-40 GREEN, PLASTIC, MLF-40
无铅 Yes Yes Yes Yes Yes
欧盟RoHS规范 Yes Yes Yes Yes Yes
状态 ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE
包装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
包装尺寸 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
表面贴装 Yes Yes Yes Yes Yes
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD NO LEAD
端子间距 0.5000 mm 0.5000 mm 0.5000 mm 0.5000 mm 0.5000 mm
端子涂层 MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN
端子位置 QUAD QUAD QUAD QUAD QUAD
包装材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
系列 877 877 877 877 877
输出特性 3-ST 3-ST 3-ST 3-ST 3-ST
输入条件 DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
逻辑IC类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
反相输出数 0.0 0.0 0.0 0.0 0.0
真实输出数 10 10 10 10 10
最大同边弯曲 0.0400 ns 0.0400 ns 0.0400 ns 0.0400 ns 0.0400 ns
最大-最小频率 340 MHz 340 MHz 340 MHz 340 MHz 340 MHz
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消