首页 > 器件类别 > 存储 > 存储

IS41LV44002C-50TLI

EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, ROHS COMPLIANT, TSOP2-24

器件类别:存储    存储   

厂商名称:Integrated Silicon Solution ( ISSI )

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Integrated Silicon Solution ( ISSI )
零件包装代码
TSOP2
包装说明
TSOP2,
针数
24
Reach Compliance Code
compliant
ECCN代码
EAR99
Is Samacsys
N
访问模式
EDO PAGE
最长访问时间
50 ns
其他特性
RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH
JESD-30 代码
R-PDSO-G24
JESD-609代码
e3
长度
17.14 mm
内存密度
16777216 bit
内存集成电路类型
EDO DRAM
内存宽度
4
湿度敏感等级
3
功能数量
1
端口数量
1
端子数量
24
字数
4194304 words
字数代码
4000000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
4MX4
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP2
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
座面最大高度
1.2 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
3 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
MATTE TIN
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
40
宽度
7.62 mm
Base Number Matches
1
文档预览
IS41C44002C
IS41LV44002C
4Mx4
16Mb DRAM WITH EDO PAGE MODE
FEATURES
• Extended Data-Out (EDO) Page Mode access
cycle
• TTL compatible inputs and outputs
• Refresh Interval:
– 2,048 cycles/32 ms
• Refresh Mode: RAS-Only,
CAS-before-RAS (CBR), and Hidden
• Single power supply:
5V ± 10% (IS41C44002C)
3.3V ± 10% (IS41LV44002C)
• Byte Write and Byte Read operation via two
CAS
• Industrial Temperature Range: -40°C to +85°C
• Lead-free available
ADVANCED INFORMATION
MAY 2010
DESCRIPTION
The
ISSI
IS41C/41LV44002C is 4,194,304 x 4-bit high-perfor-
mance CMOS Dynamic Random Access Memory. These
devices offer an accelerated cycle access called EDO Page
Mode. EDO Page Mode allows 2,048 random accesses
within a single row with access cycle time as short as 20
ns per 4-bit word.
These features make the IS41C/41LV44002C ideally suited
for high-bandwidth graphics, digital signal processing,
high-performance computing systems, and peripheral
applications.
The IS41C/41LV44002C is packaged in a 24-pin 300-mil
SOJ and 300-mil TSOP2 with JEDEC standard pinouts.
KEY TIMING PARAMETERS
Parameter
RAS
Access Time (t
rac
)
CAS Access Time (t
cac
)
Column Address Access Time (t
aa
)
EDO Page Mode Cycle Time (t
pc
)
Read/Write Cycle Time (t
rc
)
-50
50
13
25
20
84
Unit
ns
ns
ns
ns
ns
PIN CONFIGURATION: 24-pin SOJ, TSOP2
VDD
I/O0
I/O1
WE
RAS
NC
A10
A0
A1
A2
A3
VDD
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
GND
I/O3
I/O2
CAS
OE
A9
A8
A7
A6
A5
A4
GND
PIN DESCRIPTIONS
A0-A10
I/O0-3
WE
OE
RAS
CAS
V
dd
GND
NC
Address Inputs
Data Inputs/Outputs
Write Enable
Output Enable
Row Address Strobe
Column Address Strobe
Power
Ground
No Connection
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be ex-
pected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon
Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
05/13/2010
1
IS41C44002C
IS41LV44002C
FUNCTIONAL BLOCK DIAGRAM
OE
WE
CAS
CONTROL
LOGIC
WE
CONTROL
LOGICS
OE
CONTROL
LOGIC
CAS
CAS
WE
OE
RAS
RAS
CLOCK
GENERATOR
DATA I/O BUS
COLUMN DECODERS
SENSE AMPLIFIERS
REFRESH
COUNTER
DATA I/O BUFFERS
ROW DECODER
RAS
I/O0-I/O3
MEMORY ARRAY
4,194,304 x 4
A0-A10
ADDRESS
BUFFERS
TRUTH TABLE
Function
Standby
Read
Write: Word (Early Write)
Read-Write
EDO Page-Mode Read
1st Cycle:
2nd Cycle:
EDO Page-Mode Write
1st Cycle:
2nd Cycle:
EDO Page-Mode
1st Cycle:
Read-Write
2nd Cycle:
Hidden Refresh
Read
Write
(1)
RAS-Only Refresh
CBR Refresh
Note:
1. EARLY WRITE only.
RAS
H
L
L
L
L
L
L
L
L
L
L→H→L
L→H→L
L
H→L
CAS
H
L
L
L
H→L
H→L
H→L
H→L
H→L
H→L
L
L
H
L
WE
X
H
L
H→L
H
H
L
L
H→L
H→L
H
L
X
X
OE
X
L
X
L→H
L
L
X
X
L→H
L→H
L
X
X
X
Address t
R
/t
C
X
ROW/COL
ROW/COL
ROW/COL
ROW/COL
NA/COL
ROW/COL
NA/COL
ROW/COL
NA/COL
ROW/COL
ROW/COL
ROW/NA
X
I/O
High-Z
D
out
D
in
D
out
, D
in
D
out
D
out
D
in
D
in
D
out
, D
in
D
out
, D
in
D
out
D
out
High-Z
High-Z
2
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
05/13/2010
IS41C44002C
IS41LV44002C
Functional Description
The IS41C/41LV44002C is a CMOS DRAMs optimized for
high-speed bandwidth, low power applications. During
READ or WRITE cycles, each bit is uniquely addressed
through the 11 address bits. These are entered 11 bits
(A0-A10) at a time for the 2K refresh device. The row ad-
dress is latched by the Row Address Strobe (RAS). The
column address is latched by the Column Address Strobe
(CAS).
RAS
is used to latch the first nine bits and
CAS
is used the latter ten bits.
Auto Refresh Cycle
To retain data, 2,048 refresh cycles are required in
each 32 ms period. There are two ways to refresh the
memory:
1. By clocking each of the 2,048 row addresses (A0
through A10) with RAS at least once every 32 ms.
Any read, write, read-modify-write or RAS-only cycle
refreshes the addressed row.
2. Using a
CAS-before-RAS
refresh cycle.
CAS-before-RAS
refresh is activated by the falling edge of
RAS,
while
holding
CAS LOW. In CAS-before-RAS
refresh cycle,
an internal 9-bit counter provides the row addresses
and the external address inputs are ignored.
CAS-before-RAS
is a refresh-only mode and no data
access or device selection is allowed. Thus, the output
remains in the High-Z state during the cycle.
Memory Cycle
A memory cycle is initiated by bringing
RAS LOW and
it is terminated by returning both
RAS
and
CAS HIGH.
To ensures proper device operation and data integrity
any memory cycle, once initiated, must not be ended or
aborted before the minimum t
ras
time has expired. A new
cycle must not be initiated until the minimum precharge
time t
rp
, t
cp
has elapsed.
Power-On
After application of the V
dd
supply, an initial pause of 200
µs is required followed by a minimum of eight initializa-
tion cycles (any combination of cycles containing a RAS
signal).
During power-on, it is recommended that RAS track with
V
dd
or be held at a valid V
ih
to avoid current surges.
Read Cycle
A read cycle is initiated by the falling edge of
CAS
or
OE,
whichever occurs last, while holding
WE HIGH. The
column address must be held for a minimum time speci-
fied by t
ar
. Data Out becomes valid only when t
rac
, t
aa
,
t
cac
and t
oea
are all satisfied. As a result, the access time
is dependent on the timing relationships between these
parameters.
Write Cycle
A write cycle is initiated by the falling edge of
CAS
and
WE, whichever occurs last. The input data must be valid
at or before the falling edge of
CAS
or
WE,
whichever
occurs last.
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
05/13/2010
3
IS41C44002C
IS41LV44002C
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
t
V
dd
I
out
P
d
T
a
T
stg
Parameters
Voltage on Any Pin Relative to GND
Supply Voltage
Output Current
Power Dissipation
Operating Temperature
Storage Temperature
5V
3.3V
5V
3.3V
Rating
–1.0 to +7.0
–0.5 to +4.6
–1.0 to +7.0
–0.5 to +4.6
50
1
-40 to +85
–55 to +125
Unit
V
V
mA
W
°C
°C
Note:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This
is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods
may affect reliability.
RECOMMENDED OPERATING CONDITIONS
(Voltages are referenced to GND.)
Symbol
V
dd
V
ih
V
il
i
il
i
io
V
oh
V
ol
T
a
Parameter
Supply Voltage
Input High Voltage
Input Low Voltage
Input Leakage Current
Output Leakage Current
Output High Voltage Level
Output Low Voltage Level
Test Condition
Any input 0V ≤ V
in
V
dd
Other inputs not under test = 0V
Output is disabled (Hi-Z)
0V
V
out
V
dd
i
oh
= –5.0 mA
i
oh
= –2.0 mA
i
ol
= 4.2 mA
i
ol
= 2 mA
5V
3.3V
5V
3.3V
5V
3.3V
Min.
4.5
3.0
2.0
2.0
–1.0
–0.3
–5
–5
2.4
2.4
0
-40
Typ.
5.0
3.3
Max. Unit
5.5
V
3.6
V
dd
+ 1.0 V
V
dd
+ 0.3
0.8
V
0.8
5
µA
5
0.4
0.4
+70
+85
µA
V
V
°C
5V
3.3V
5V
3.3V
Commercial Ambient Temperature
Industrial Ambient Temperature
CAPACITANCE
(1,2)
Symbol
C
in
1
C
in
2
C
io
Parameter
Input Capacitance: A0-A10
Input Capacitance:
RAS, CAS, WE, OE
Data Input/Output Capacitance: I/O0-I/O3
Max.
5
7
7
Unit
pF
pF
pF
Notes:
1. Tested initially and after any design or process changes that may affect these parameters.
2. Test conditions: T
a
= 25°C, f = 1 MHz.
4
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
05/13/2010
IS41C44002C
IS41LV44002C
ELECTRICAL CHARACTERISTICS
(1)
(Recommended Operating Conditions unless otherwise noted.)
Symbol
i
dd
1
i
dd
2
i
dd
3
i
dd
4
i
dd
5
Parameter
Standby Current: TTL
Standby Current: CMOS
Operating Current:
Random Read/Write
(2,3,4)
Average Power Supply Current
Operating Current:
EDO Page Mode
(2,3,4)
Average Power Supply Current
Refresh Current:
RAS-Only
(2,3)
Average Power Supply Current
Refresh Current:
CBR
(2,3,5)
Average Power Supply Current
Test Condition
RAS, CAS
V
ih
RAS, CAS
V
dd
– 0.2V
V
DD
/Speed Min.
c
om
.
5V
3.3V
i
nd
.
5V
3.3V
5V
3.3V
-50
Max.
2
2
3
2
1
0.5
120
Unit
mA
mA
mA
RAS, CAS,
Address Cycling, t
rc
= t
rc
(min.)
RAS = V
il
,
CAS,
Cycling t
pc
= t
pc
(min.)
RAS
Cycling,
CAS
V
ih
t
rc
= t
rc
(min.)
RAS, CAS Cycling
t
rc
= t
rc
(min.)
-50
-50
-50
90
mA
120
mA
i
dd
6
120
mA
Notes:
1. An initial pause of 200 µs is required after power-up followed by eight
RAS refresh cycles (RAS-Only or CBR) before proper device
operation is assured. The eight RAS cycles wake-up should be repeated any time the t
ref
refresh requirement is exceeded.
2. Dependent on cycle rates.
3. Specified values are obtained with minimum cycle time and the output open.
4. Column-address is changed once each EDO page cycle.
5. Enables on-chip refresh and address counters.
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. 00A
05/13/2010
5
查看更多>
参数对比
与IS41LV44002C-50TLI相近的元器件有:IS41C44002C-50JLI、IS41C44002C-50TLI、IS41C44002C-50JI、IS41C44002C-50TI、IS41LV44002C-50TI。描述及对比如下:
型号 IS41LV44002C-50TLI IS41C44002C-50JLI IS41C44002C-50TLI IS41C44002C-50JI IS41C44002C-50TI IS41LV44002C-50TI
描述 EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, ROHS COMPLIANT, TSOP2-24 EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, SOJ-24 EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, ROHS COMPLIANT, TSOP2-24 EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, SOJ-24 EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, TSOP2-24 EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, TSOP2-24
是否无铅 不含铅 不含铅 不含铅 含铅 含铅 含铅
是否Rohs认证 符合 符合 符合 不符合 不符合 不符合
厂商名称 Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI )
零件包装代码 TSOP2 SOJ TSOP2 SOJ TSOP2 TSOP2
包装说明 TSOP2, SOJ, TSOP2, SOJ, TSOP2, TSOP2,
针数 24 24 24 24 24 24
Reach Compliance Code compliant compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 EDO PAGE EDO PAGE EDO PAGE EDO PAGE EDO PAGE EDO PAGE
最长访问时间 50 ns 50 ns 50 ns 50 ns 50 ns 50 ns
其他特性 RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH RAS ONLY/CAS BEFORE RAS/HIDDEN REFRESH
JESD-30 代码 R-PDSO-G24 R-PDSO-J24 R-PDSO-G24 R-PDSO-J24 R-PDSO-G24 R-PDSO-G24
JESD-609代码 e3 e3 e3 e0 e0 e0
长度 17.14 mm 17.175 mm 17.14 mm 17.175 mm 17.14 mm 17.14 mm
内存密度 16777216 bit 16777216 bit 16777216 bit 16777216 bit 16777216 bit 16777216 bit
内存集成电路类型 EDO DRAM EDO DRAM EDO DRAM EDO DRAM EDO DRAM EDO DRAM
内存宽度 4 4 4 4 4 4
湿度敏感等级 3 3 3 3 3 3
功能数量 1 1 1 1 1 1
端口数量 1 1 1 1 1 1
端子数量 24 24 24 24 24 24
字数 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words 4194304 words
字数代码 4000000 4000000 4000000 4000000 4000000 4000000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
组织 4MX4 4MX4 4MX4 4MX4 4MX4 4MX4
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSOP2 SOJ TSOP2 SOJ TSOP2 TSOP2
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE SMALL OUTLINE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度) 260 260 260 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 3.76 mm 1.2 mm 3.76 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.6 V 5.5 V 5.5 V 5.5 V 5.5 V 3.6 V
最小供电电压 (Vsup) 3 V 4.5 V 4.5 V 4.5 V 4.5 V 3 V
标称供电电压 (Vsup) 3.3 V 5 V 5 V 5 V 5 V 3.3 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 MATTE TIN MATTE TIN MATTE TIN TIN LEAD TIN LEAD TIN LEAD
端子形式 GULL WING J BEND GULL WING J BEND GULL WING GULL WING
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 40 40 40 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 7.62 mm 7.62 mm 7.62 mm 7.62 mm 7.62 mm 7.62 mm
Is Samacsys N N N N N -
Base Number Matches 1 1 1 1 1 -
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消