首页 > 器件类别 > 存储 > 存储

IS49NLS18160-18B

DDR DRAM, 16MX18, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, FBGA-144

器件类别:存储    存储   

厂商名称:Integrated Silicon Solution ( ISSI )

下载文档
器件参数
参数名称
属性值
厂商名称
Integrated Silicon Solution ( ISSI )
零件包装代码
BGA
包装说明
TBGA,
针数
144
Reach Compliance Code
compli
ECCN代码
EAR99
访问模式
MULTI BANK PAGE BURST
最长访问时间
1.875 ns
其他特性
AUTO REFRESH
JESD-30 代码
R-PBGA-B144
长度
18.5 mm
内存密度
301989888 bi
内存集成电路类型
DDR DRAM
内存宽度
18
功能数量
1
端口数量
1
端子数量
144
字数
16777216 words
字数代码
16000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
16MX18
封装主体材料
PLASTIC/EPOXY
封装代码
TBGA
封装形状
RECTANGULAR
封装形式
GRID ARRAY, THIN PROFILE
座面最大高度
1.2 mm
最大供电电压 (Vsup)
1.9 V
最小供电电压 (Vsup)
1.7 V
标称供电电压 (Vsup)
1.8 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
宽度
11 mm
文档预览
IS49NLS93200,IS49NLS18160
288Mb (x9, x18) Separate I/O RLDRAM
®
2 Memory
FEATURES
533MHz DDR operation (1.067 Gb/s/pin data
rate)
38.4 Gb/s peak bandwidth (x18 Separate I/O at
533 MHz clock frequency)
Reduced cycle time (15ns at 533MHz)
32ms refresh (8K refresh for each bank; 64K
refresh command must be issued in total each
32ms)
8 internal banks
Non-multiplexed addresses (address
multiplexing option available)
SRAM-type interface
Programmable READ latency (RL), row cycle
time, and burst sequence length
Balanced READ and WRITE latencies in order to
optimize data bus utilization
Data mask signals (DM) to mask signal of
WRITE data; DM is sampled on both edges of
DK.
Differential input clocks (CK, CK#)
Differential input data clocks (DKx, DKx#)
On-die DLL generates CK edge-aligned data and
output data clock signals
Data valid signal (QVLD)
HSTL I/O (1.5V or 1.8V nominal)
25-60Ω matched impedance outputs
2.5V V
EXT
, 1.8V V
DD
, 1.5V or 1.8V V
DDQ
I/O
On-die termination (ODT) R
TT
IEEE 1149.1 compliant JTAG boundary scan
Operating temperature:
Commercial
(T
C
= 0° to +95°C; T
A
= 0°C to +70°C),
Industrial
(T
C
= -40°C to +95°C; T
A
= -40°C to +85°C)
ADVANCED INFORMATION
SEPTEMBER 2012
OPTIONS
Package:
144-ball FBGA (leaded)
144-ball FBGA (lead-free)
Configuration:
32Mx9
16Mx18
Clock Cycle Timing:
Speed Grade
t
RC
t
CK
-18
15
1.875
-25E
15
2.5
-25
20
2.5
-33
20
3.3
Unit
ns
ns
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
RLDRAM
®
is a registered trademark of Micron Technology, Inc.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 09/25/2012
1
IS49NLS93200,IS49NLS18160
1 Package Ballout and Description
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
VREF
VDD
VTT
A22
1
A21
1
A5
A8
BA2
NF
2
DK
REF#
WE#
A18
A15
VSS
VTT
VDD
VREF
2
VSS
DNU
3
DNU
3
DNU
3
DNU
3
DNU
3
A6
A9
NF
2
DK#
CS#
A16
DNU
DNU
DNU
DNU
DNU
ZQ
3
3
3
3
3
1.1 288Mb (32Mx9) Separate I/O BGA Ball-out (Top View)
3
VEXT
DNU
3
DNU
3
DNU
3
DNU
3
DNU
3
A7
VSS
VDD
VDD
VSS
A17
DNU
DNU
DNU
DNU
DNU
3
3
3
3
3
4
VSS
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VDD
VSS
VDD
VDD
VSS
VDD
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VSS
5
6
7
8
9
VSS
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VDD
VSS
VDD
VDD
VSS
VDD
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VSS
10
VEXT
Q0
Q1
QK0#
Q2
Q3
A2
VSS
VDD
VDD
VSS
A12
Q4
Q5
Q6
Q7
Q8
VEXT
11
TMS
D0
D1
QK0
D2
D3
A1
A4
BA0
BA1
A14
A11
D4
D5
D6
D7
D8
TDO
12
TCK
VDD
VTT
VSS
A20
QVLD
A0
A3
CK
CK#
A13
A10
A19
DM
VSS
VTT
VDD
TDI
VEXT
Symbol
VDD
VSS
VDDQ
VSSQ
VEXT
VREF
VTT
A*
BA*
D*
Q*
DK*
QK*
CK*
DM
CS#,WE#,REF#
ZQ
QVLD
DNU,NF
T*
Total
Description
Supply voltage
Ground
DQ power supply
DQ Ground
Supply voltage
Reference voltage
Termination voltage
Address - A0-22
Banks - BA0-2
Input data
Output data
Input data clock(Differential inputs)
Output data clocks(outputs)
Input clocks (CK, CK#)
Input data mask
Command control pins
External impedance (25–60Ω)
Data valid
Do not use, No function
JTAG - TCK,TMS,TDO,TDI
Ball count
16
16
8
12
4
2
4
23
3
9
9
2
2
2
1
3
1
1
22
4
144
Notes:
NOTES:
1. Reserved for
for future
This may optionally be
1) Reserved
future use.
use. This may
connected to GND.
optionally be
This signal is internally connected and
connected to GND.
2. No function.
2) Reserved for future
of a clock input signal.
has parasitic characteristics
use. This signal is
internally connected and has
GND.
This may optionally be connected to
parasitic
3. Do not use. This signal
address input signal.
characteristics of an
is internally connected and
has parasitic
optionally be connected to
This may
characteristics of a I/O. This may
optionally be connected to GND. Note that if ODT is
GND.
enabled, these pins are High-Z.
3) No function. This signal is internally
connected and has parasitic
characteristics of a clock input signal.
This may optionally be connected to
GND.
4) Do not use. This signal is internally
connected and has parasitic
characteristics of a I/O. This may
optionally be connected to GND. Note
that if ODT is enabled, these pins will be
connected to VTT.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 09/25/2012
2
IS49NLS93200,IS49NLS18160
1.2 288Mb (16Mx18) Separate I/O BGA Ball-out (Top View)
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
1
VREF
VDD
VTT
1
A22
A21
2
A5
A8
BA2
NF
3
DK
REF#
WE#
A18
A15
VSS
VTT
VDD
VREF
2
VSS
D4
D5
D6
D7
D8
A6
A9
NF
3
DK#
CS#
A16
D14
D15
QK1
D16
D17
ZQ
3
VEXT
Q4
Q5
Q6
Q7
Q8
A7
VSS
VDD
VDD
VSS
A17
Q14
Q15
QK1#
Q16
Q17
VEXT
4
VSS
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VDD
VSS
VDD
VDD
VSS
VDD
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VSS
5
6
7
8
9
VSS
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VDD
VSS
VDD
VDD
VSS
VDD
VSSQ
VDDQ
VSSQ
VDDQ
VSSQ
VSS
10
VEXT
Q0
Q1
QK0#
Q2
Q3
A2
VSS
VDD
VDD
VSS
A12
Q9
Q10
Q11
Q12
Q13
VEXT
11
TMS
D0
D1
QK0
D2
D3
A1
A4
BA0
BA1
A14
A11
D9
D10
D11
D12
D13
TDO
12
TCK
VDD
VTT
VSS
A20
2
QVLD
A0
A3
CK
CK#
A13
A10
A19
DM
VSS
VTT
VDD
TDI
Symbol
VDD
VSS
VDDQ
VSSQ
VEXT
VREF
VTT
A*
BA*
D*
Q*
DK*
QK*
CK*
DM
CS#,WE#,REF#
ZQ
QVLD
NF
T*
Total
Description
Supply voltage
Ground
DQ power supply
DQ Ground
Supply voltage
Reference voltage
Termination voltage
Address - A0-22
Banks - BA0-2
Input data
Output data
Input data clock(Differential inputs)
Output data clocks(outputs)
Input clocks (CK, CK#)
Input data mask
Command control pins
External impedance (25–60Ω)
Data valid
Do not use, No function
JTAG - TCK,TMS,TDO,TDI
Ball count
16
16
8
12
4
2
4
23
3
18
18
2
4
2
1
3
1
1
2
4
144
Notes:
NOTES:
1. Reserved for future use. This may optionally be
1) Reserved for future use. This may
connected to GND.
optionally be connected to GND.
2. Reserved for future use. This signal is internally
2) Reserved
has parasitic characteristics of an address
connected and
for future use. This signal is
internally
This may optionally
has parasitic
GND.
input signal.
connected and
be connected to
3. No function. This signal
address
connected and
This
characteristics of an
is internally
input signal.
has
parasitic characteristics
connected to
signal. This may
may optionally be
of a clock input
GND.
optionally be connected to GND.
3) No function. This signal is internally
connected and has parasitic characteristics of
a clock input signal. This may optionally be
connected to GND.
4) Do not use. This signal is internally
connected and has parasitic characteristics of
a I/O. This may optionally be connected to
GND. Note that if ODT is enabled, these pins
will be connected to VTT.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 09/25/2012
3
IS49NLS93200,IS49NLS18160
1.3 Ball Descriptions
Symbol
A*
BA*
CK, CK#
CS#
D*
Type
Input
Input
Input
Input
Input
Description
Address inputs: Defines the row and column addresses for READ and WRITE operations. During a MODE
REGISTER SET, the address inputs define the register settings. They are sampled at the rising edge of CK.
Bank address inputs: Selects to which internal bank a command is being applied to.
Input clock: CK and CK# are differential input clocks. Addresses and commands are latched on the rising
edge of CK. CK# is ideally 180 degrees out of phase with CK.
Chip select: CS# enables the command decoder when LOW and disables it when HIGH. When the command
decoder is disabled, new commands are ignored, but internal operations continue.
Data input: The D signals form the input data bus. During WRITE commands, the data is sampled at both
edges of DK.
Input data clock: DK* and DK*# are the differential input data clocks. All input data is referenced to both
edges of DK*. DK*# is ideally 180 degrees out of phase with DK*. For both the x9 and x18 devices, all D
signals are referenced to DK and DK#. DK and DK# pins must always be supplied to the device.
Input data mask: The DM signal is the input mask signal for WRITE data. Input data is masked when DM is
sampled HIGH. DM is sampled on both edges of DK. Tie signal to ground if not used.
IEEE 1149.1 clock input: This ball must be tied to V
SS
if the JTAG function is not used.
IEEE 1149.1 test inputs: These balls may be left as no connects if the JTAG function is not used.
Command inputs: Sampled at the positive edge of CK, WE# and REF# define (together with CS#) the
command to be executed.
Input reference voltage: Nominally V
DDQ
/2. Provides a reference voltage for the input buffers.
External impedance (25–60Ω): This signal is used to tune the device outputs to the system data bus
impedance. Q output impedance is set to 0.2 × RQ, where RQ is a resistor from this signal to ground.
Connecting ZQ to GND invokes the minimum impedance mode.
Data input: The Q signals form the output data bus. During READ commands, the data is referenced to both
edges of QK*
Output data clocks: QK* and QK*# are opposite polarity, output data clocks. They are free running, and
during READs, are edge-aligned with data output from the memory. QK*# is ideally 180 degrees out of
phase with QK*. For the x18 device, QK0 and QK0# are aligned with Q0-Q8, while QK1 and QK1# are aligned
with Q9-Q17. For the x9 device, all Q signals are aligned with QK0 and QK0#.
Data valid: The QVLD pin indicates valid output data. QVLD is edge-aligned with QK* and QK*#.
IEEE 1149.1 test output: JTAG output. This ball may be left as no connect if the JTAG function is not used.
Power supply: Nominally, 1.8V.
DQ power supply: Nominally, 1.5V or 1.8V. Isolated on the device for improved noise immunity.
Power supply: Nominally, 2.5V
Ground.
DQ ground: Isolated on the device for improved noise immunity.
Power supply: Isolated termination supply. Nominally, V
DDQ
/2.
Do not use: These balls may be connected to ground. Note that if ODT is enabled, these pins are High-Z.
No function: These balls can be connected to ground
DK, DK#
Input
DM
TCK
TMS,TDI
WE#,
REF#
V
REF
ZQ
Input
Input
Input
Input
Input
I/O
Q*
Output
QK*,
QK*#
QVLD
TDO
V
DD
V
DDQ
V
EXT
V
SS
V
SSQ
V
TT
DNU
NF
Output
Output
Output
Supply
Supply
Supply
Supply
Supply
Supply
-
-
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 09/25/2012
4
IS49NLS93200,IS49NLS18160
2 Electrical Specifications
2.1 Absolute Maximum Ratings
Item
I/O Voltage
Voltage on V
EXT
supply relative to V
SS
Voltage on V
DD
supply relative to V
SS
Voltage on V
DDQ
supply relative to V
SS
Min
0.3
0.3
0.3
0.3
Max
V
DDQ
+ 0.3
2.8
2.1
2.1
Units
V
V
V
V
Note: Stress greater than those listed in this table may cause permanent damage to the device. This is a stress rating only and functional operation of the device at
these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect reliability.
2.2 DC Electrical Characteristics and Operating Conditions
Description
Supply voltage
Supply voltage
Isolated output buffer supply
Reference voltage
Termination voltage
Input high voltage
Input low voltage
Output high current
Output low current
Clock input leakage current
Input leakage current
Output leakage current
Reference voltage current
V
OH
= V
DDQ
/2
V
OL
= V
DDQ
/2
0V ≤ V
IN
≤ V
DD
0V ≤ V
IN
≤ V
DD
0V ≤ V
IN
≤ V
DDQ
Conditions
Symbol
V
EXT
V
DD
V
DDQ
V
REF
V
TT
V
IH
V
IL
I
OH
I
OL
I
LC
I
LI
I
LO
I
REF
Min
2.38
1.7
1.4
0.49 x V
DDQ
0.95 x V
REF
V
REF
+ 0.1
V
SSQ
0.3
(V
DDQ
/2)/
(1.15 x RQ/5)
(V
DDQ
/2)/
(1.15 x RQ/5)
5
5
5
5
Max
2.63
1.9
V
DD
0.51 x V
DDQ
1.05 x V
REF
V
DDQ
+ 0.3
V
REF
0.1
(V
DDQ
/2)/
(0.85 x RQ/5)
(V
DDQ
/2)/
(0.85 x RQ/5)
5
5
5
5
Units
V
V
V
V
V
V
V
A
A
µA
µA
µA
µA
Notes
2
2,3
4,5,6
7,8
2
2
9, 10,
11
9, 10,
11
Notes:
1. All voltages referenced to V
SS
(GND).
2. Overshoot: V
IH
(AC) ≤ V
DD
+ 0.7V for t ≤ t
CK
/2. Undershoot: V
IL
(AC) ≥ –0.5V for t ≤ t
CK
/2. During normal operation, V
DDQ
must not exceed V
DD
. Control input signals
may not have pulse widths less than t
CK
/2 or operate at frequencies exceeding t
CK
(MAX).
3. V
DDQ
can be set to a nominal 1.5V ± 0.1V or 1.8V ± 0.1V supply.
4. Typically the value of V
REF
is expected to be 0.5 x V
DDQ
of the transmitting device. V
REF
is expected to track variations in V
DDQ
.
5. Peak-to-peak AC noise on V
REF
must not exceed ±2 percent V
REF
(DC).
6. V
REF
is expected to equal V
DDQ
/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise (non-common mode) on V
REF
may not exceed ±2 percent of the DC value. Thus, from V
DDQ
/2, V
REF
is allowed ±2 percent V
DDQ
/2 for DC error and an additional ±2 percent V
DDQ
/2 for AC noise.
This measurement is to be taken at the nearest V
REF
bypass capacitor.
7. V
TT
is expected to be set equal to V
REF
and must track variations in the DC level of V
REF
.
8. On-die termination may be selected using mode register A9 (for non-multiplexed address mode) or Ax9 (for multiplexed address mode). A resistance R
TT
from
each data input signal to the nearest V
TT
can be enabled. R
TT
= 125–185Ω at 95°C T
C
.
9. I
OH
and I
OL
are defined as absolute values and are measured at V
DDQ
/2. I
OH
flows from the device, I
OL
flows into the device.
10. If MRS bit A8 or Ax8 is 0, use RQ = 250Ω in the equation in lieu of presence of an external impedance matched resistor.
2.3 Capacitance
(T
A
= 25 °C, f = 1MHz)
Parameter
Address / Control Input capacitance
I/O, Output, Other capacitance (D, Q, DM, QK, QVLD)
Clock Input capacitance
JTAG pins
Symbol
C
IN
C
IO
C
CLK
C
J
Test Conditions
V
IN
=0V
V
IO
=0V
V
CLK
=0V
V
J
=0V
Min
1.5
3.5
2
2
Max
2.5
5
3
5
Units
pF
pF
pF
pF
Note. These parameters are not 100% tested and capacitance is not tested on ZQ pin.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 09/25/2012
5
查看更多>
参数对比
与IS49NLS18160-18B相近的元器件有:IS49NLS93200-18BL、IS49NLS93200-18BI、IS49NLS18160-18BLI、IS49NLS93200-18B、IS49NLS93200-18BLI、IS49NLS18160-18BI。描述及对比如下:
型号 IS49NLS18160-18B IS49NLS93200-18BL IS49NLS93200-18BI IS49NLS18160-18BLI IS49NLS93200-18B IS49NLS93200-18BLI IS49NLS18160-18BI
描述 DDR DRAM, 16MX18, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, FBGA-144 DDR DRAM, 32MX9, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, LEAD FREE, FBGA-144 DDR DRAM, 32MX9, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, FBGA-144 DDR DRAM, 16MX18, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, LEAD FREE, FBGA-144 DDR DRAM, 32MX9, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, FBGA-144 DDR DRAM, 32MX9, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, LEAD FREE, FBGA-144 DDR DRAM, 16MX18, 1.875ns, CMOS, PBGA144, 11 X 18.50 MM, FBGA-144
厂商名称 Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI )
零件包装代码 BGA BGA BGA BGA BGA BGA BGA
包装说明 TBGA, TBGA, TBGA, TBGA, TBGA, TBGA, TBGA,
针数 144 144 144 144 144 144 144
Reach Compliance Code compli compliant compli compli compli compli compli
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST MULTI BANK PAGE BURST
最长访问时间 1.875 ns 1.875 ns 1.875 ns 1.875 ns 1.875 ns 1.875 ns 1.875 ns
其他特性 AUTO REFRESH AUTO REFRESH AUTO REFRESH AUTO REFRESH AUTO REFRESH AUTO REFRESH AUTO REFRESH
JESD-30 代码 R-PBGA-B144 R-PBGA-B144 R-PBGA-B144 R-PBGA-B144 R-PBGA-B144 R-PBGA-B144 R-PBGA-B144
长度 18.5 mm 18.5 mm 18.5 mm 18.5 mm 18.5 mm 18.5 mm 18.5 mm
内存密度 301989888 bi 301989888 bit 301989888 bi 301989888 bi 301989888 bi 301989888 bi 301989888 bi
内存集成电路类型 DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM
内存宽度 18 9 9 18 9 9 18
功能数量 1 1 1 1 1 1 1
端口数量 1 1 1 1 1 1 1
端子数量 144 144 144 144 144 144 144
字数 16777216 words 33554432 words 33554432 words 16777216 words 33554432 words 33554432 words 16777216 words
字数代码 16000000 32000000 32000000 16000000 32000000 32000000 16000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 85 °C 85 °C 70 °C 85 °C 85 °C
最低工作温度 - - -40 °C -40 °C - -40 °C -40 °C
组织 16MX18 32MX9 32MX9 16MX18 32MX9 32MX9 16MX18
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TBGA TBGA TBGA TBGA TBGA TBGA TBGA
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL INDUSTRIAL INDUSTRIAL
端子形式 BALL BALL BALL BALL BALL BALL BALL
端子节距 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
宽度 11 mm 11 mm 11 mm 11 mm 11 mm 11 mm 11 mm
晒WEBENCH设计的过程+宏碁笔记本电源
宏碁笔记本电源(19v-4.74A) 晒WEBENCH设计的过程+宏碁笔记本电源 ...
ylsj123456 模拟与混合信号
2812波特率设置低了,数据接收为空
程序当中串口部分遇到了问题,波特率设置为9600以上都可以正常发送数据,但是一旦设置为4800接...
Mr5Tao DSP 与 ARM 处理器
三社变频器电源使用的三相整流桥可控硅器件
三社变频器电源使用的三相整流桥可控硅器件 晕死。。。怎么连接的资料显示一个红叉叉。。高手请指...
zhuanghz 电源技术
基于TI C2000系列的变频洗衣机解决方案
在注重节能环保的今天,变频概念对一般大众已经不陌生。各种变频家电包括空调、冰箱、洗衣机等等已经大...
sherley 微控制器 MCU
CCS6.0这个功能怎么整出来
求助:CC6.0 工程的突然没有自动补齐的功能了。同时结构体也没颜色标识了?谁知道怎么整 CCS...
Jacktang 微控制器 MCU
光网络组网技术
随着计算机网络技术的结合而飞速发展,其中通信、计算机、广电三网融合的基础—光通信技术更为世人所瞩目...
liudong2008lldd RF/无线
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消