首页 > 器件类别 > 存储 > 存储

K4S28323LE-DS60

Synchronous DRAM, 4MX32, 5.4ns, CMOS, PBGA90

器件类别:存储    存储   

厂商名称:SAMSUNG(三星)

厂商官网:http://www.samsung.com/Products/Semiconductor/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
SAMSUNG(三星)
Reach Compliance Code
compli
ECCN代码
EAR99
最长访问时间
5.4 ns
最大时钟频率 (fCLK)
167 MHz
I/O 类型
COMMON
交错的突发长度
1,2,4,8
JESD-30 代码
R-PBGA-B90
内存密度
134217728 bi
内存集成电路类型
SYNCHRONOUS DRAM
内存宽度
32
端子数量
90
字数
4194304 words
字数代码
4000000
最高工作温度
85 °C
最低工作温度
-25 °C
组织
4MX32
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
FBGA
封装等效代码
BGA90,9X15,32
封装形状
RECTANGULAR
封装形式
GRID ARRAY, FINE PITCH
电源
2.5 V
认证状态
Not Qualified
刷新周期
4096
连续突发长度
1,2,4,8,FP
最大待机电流
0.0005 A
最大压摆率
0.17 mA
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
技术
CMOS
温度等级
OTHER
端子形式
BALL
端子节距
0.8 mm
端子位置
BOTTOM
文档预览
K4S28323LE-S(D)E/N/S/C/L/R
1M x 32Bit x 4 Banks SDRAM in 90FBGA
FEATURES
2.5V power supply
LVCMOS compatible with multiplexed address
Four banks operation
MRS cycle with address key programs
- CAS latency (1, 2 & 3)
- Burst length (1, 2, 4, 8 & Full page)
- Burst type (Sequential & Interleave)
Special Function Support
- Internal TCSR(Temperature Compensated Self Refresh)
- PASR(Partial Array Self Refresh)
All inputs are sampled at the positive going edge of the system
clock
Burst read single-bit write operation
DQM for masking.
Auto & self refresh
64ms refresh period (4K cycle).
Extended Temperature Operation (-25
°C
~ 85°C).
Commercial Temperature Operation (-25
°C
~ 70
°C).
90Balls Monolithic FBGA(11mm x 13mm)
Pb for -SXXX, Pb Free for -DXXX.
Mobile-SDRAM
GENERAL DESCRIPTION
The K4S28323LE is 134,217,728 bits synchronous high data
rate Dynamic RAM organized as 4 x 1,048,576 words by 32
bits, fabricated with SAMSUNG′s high performance CMOS
technology. Synchronous design allows precise cycle control
with the use of system clock and I/O transactions are possible
on every clock cycle. Range of operating frequencies, program-
mable burst lengths and programmable latencies allow the
same device to be useful for a variety of high bandwidth and
high performance memory system applications.
ORDERING INFORMATION
Part No.
Max Freq.
Interface Package
K4S28323LE-S(D)E/N/S/C/L/R60 166MHz(CL=3)
133MHz(CL=3)
90FBGA
105MHz(CL=2) LVCMOS
Pb
K4S28323LE-S(D)E/N/S/C/L/R1H 105MHz(CL=2)
(Pb Free)
K4S28323LE-S(D)E/N/S/C/L/R75
K4S28323LE-S(D)E/N/S/C/L/R1L 105MHz(CL=3)
*1
- S(D)E/N/S : Normal/Low/Super Low Power, Extended Temp.
- S(D)C/L/R : Normal/Low/Super Low Power, Commercial Temp.
Note :
1. In case of 40MHz Frequency, CL1 can be supported.
FUNCTIONAL BLOCK DIAGRAM
I/O Control
LWE
Data Input Register
LDQM
Bank Select
1M x 32
1M x 32
1M x 32
1M x 32
Refresh Counter
Output Buffer
Row Decoder
Sense AMP
Row Buffer
DQi
Address Register
CLK
ADD
Column Decoder
Col. Buffer
LRAS
LCBR
Latency & Burst Length
LCKE
LRAS
LCBR
LWE
LCAS
Programming Register
LWCBR
LDQM
Timing Register
CLK
CKE
CS
RAS
CAS
WE
DQM
* Samsung Electronics reserves the right to change products or specification without notice.
May. 2003
K4S28323LE-S(D)E/N/S/C/L/R
Package Dimension and Pin Configuration
< Bottom View
*1
>
E
1
9
A
e
B
C
D
D
E
F
G
D
1
H
J
K
D/2
L
M
N
P
R
E
E/2
8
7
6
5
4
3
2
1
Mobile-SDRAM
< Top View
*2
>
90Ball(6x15) CSP
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
DQ26
DQ28
V
SSQ
V
SSQ
V
DDQ
V
SS
A4
A7
CLK
DQM1
V
DDQ
V
SSQ
V
SSQ
DQ11
DQ13
2
DQ24
V
DDQ
DQ27
DQ29
DQ31
DQM3
A5
A8
CKE
NC
DQ8
DQ10
DQ12
V
DDQ
DQ15
3
V
SS
V
SSQ
DQ25
DQ30
NC
A3
A6
NC
A9
NC
V
SS
DQ9
DQ14
V
SSQ
V
SS
7
V
D D
V
DDQ
DQ22
DQ17
NC
A2
A10
NC
BA0
CAS
V
D D
DQ6
DQ1
V
DDQ
V
D D
8
DQ23
V
SSQ
DQ20
DQ18
DQ16
DQM2
A0
BA1
CS
WE
DQ7
DQ5
DQ3
V
SSQ
DQ0
9
DQ21
DQ19
V
DDQ
V
DDQ
V
SSQ
V
D D
A1
A11
RAS
DQM0
V
SSQ
V
DDQ
V
DDQ
DQ4
DQ2
*2: Top View
Pin Name
CLK
CS
CKE
A
A1
Pin Function
System Clock
Chip Select
Clock Enable
Address
Bank Select Address
Row Address Strobe
Column Address Strobe
Write Enable
Data Input/Output Mask
Data Input/Output
Power Supply/Ground
Data Output Power/Ground
[Unit:mm]
A
0
~ A
11
BA
0
~ BA
1
RAS
CAS
WE
DQM
0
~ DQM
3
DQ
0
~
31
V
DD
/V
SS
V
DDQ
/V
SSQ
Substrate(2Layer)
b
z
*1: Bottom View
< Top View
*2
>
#A1 Ball Origin Indicator
K4S28323LE - XXXX
SAMSUNG
Week
Symbol
A
A
1
E
E
1
D
D
1
e
b
z
Min
1.35
0.30
-
-
-
-
-
0.40
-
Typ
1.40
0.35
11.00
6.40
13.00
11.20
0.80
0.45
-
Max
1.45
0.40
-
-
-
-
-
0.50
0.10
May. 2003
K4S28323LE-S(D)E/N/S/C/L/R
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to Vss
Voltage on V
DD
supply relative to Vss
Storage temperature
Power dissipation
Short circuit current
Symbol
V
IN
, V
OUT
V
D D
, V
DDQ
T
STG
P
D
I
OS
Value
-1.0 ~ 3.6
-1.0 ~ 3.6
-55 ~ +150
1
50
Mobile-SDRAM
Unit
V
V
°C
W
mA
Notes :
Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITIONS
Recommended operating conditions (Voltage referenced to V
SS
= 0V, T = -25 to 85
°C
for Extended, -25 to 70
°C
for Commercial)
A
Parameter
Symbol
V
D D
Supply voltage
V
DDQ
Input logic high voltage
Input logic low voltage
Output logic high voltage
Output logic low voltage
Input leakage current
V
I H
V
IL
V
O H
V
OL
I
LI
Min
2.3
2.3
1.65
0.8 x V
DDQ
-0.3
V
DDQ
-0.2
-
-10
Typ
2.5
2.5
-
-
0
-
-
-
Max
2.7
2.7
2.7
V
DDQ
+ 0.3
0.3
-
0.2
10
Unit
V
V
V
V
V
V
V
uA
1
2
3
I
O H
= -0.1mA
I
OL
= 0.1mA
4
Note
Notes
:
1. Samsung can support V
DDQ
2.5V(in general case) and 1.8V(in specific case) for VDD 2.5V products. Please contact to the memory
marketing team in Samsung Electronics when considering the use of V
DDQ
1.8V(Min 1.65V).
2. V
IH
(max) = 3.0V AC.The overshoot voltage duration is
3ns.
3. V
IL
(min) = -2.0V AC. The undershoot voltage duration is
3ns.
4. Any input 0V
V
IN
V
DDQ
.
Input leakage currents include Hi-Z output leakage for all bi-directional buffers with tri-state outputs.
5. Dout is disabled, 0V
V
OUT
V
DDQ.
CAPACITANCE
Clock
(V
DD
= 2,5V, T
A
= 23°C, f = 1MHz, V
REF
=0.9V
±
50 mV)
Pin
Symbol
C
CLK
C
IN
C
ADD
C
OUT
Min
-
-
-
-
Max
4.0
4.0
4.0
6.0
Unit
pF
pF
pF
pF
Note
RAS, CAS, WE, CS, CKE, DQM
0
~ DQM
3
Address(A
0
~ A
11,
BA
0
~ BA
1
)
D Q
0
~ DQ
31
May. 2003
K4S28323LE-S(D)E/N/S/C/L/R
DC CHARACTERISTICS
Mobile-SDRAM
Recommended operating conditions (Voltage referenced to V
SS
= 0V, T
A
= -25 to 85°C for Extended, -25 to 70°C for Commercial )
Parameter
Symbol
Burst length = 1
t
RC
t
RC
(min)
I
O
= 0 mA
CKE
V
IL
(max), t
CC
= 10ns
CKE & CLK
V
IL
(max), t
CC
=
CKE
V
IH
(min), CS
V
IH
(min), t
CC
= 10ns
Input signals are changed one time during 20ns
Test Condition
-60
Operating Current
(One Bank Active)
Precharge Standby Current
in power-down mode
I
CC1
90
Version
-75
75
-1H
75
-1L
70
mA
1
Unit
Note
I
C C 2
P
I
C C 2
PS
I
CC2
N
0.5
0.5
15
mA
Precharge Standby Current
in non power-down mode
CKE
V
IH
(min), CLK
V
IL
(max), t
CC
=
I
CC2
NS
Input signals are stable
I
C C 3
P
I
C C 3
PS
I
CC3
N
CKE
V
IL
(max), t
CC
= 10ns
CKE & CLK
V
IL
(max), t
CC
=
CKE
V
IH
(min), CS
V
IH
(min), t
CC
= 10ns
Input signals are changed one time during 20ns
CKE
V
IH
(min), CLK
V
IL
(max), t
CC
=
Input signals are stable
I
O
= 0 mA
Page burst
4Banks Activated
t
C C D
= 2CLKs
t
RC
t
R C
(min)
- S(D)E/C
- S(D)N/L
mA
7
5
5
25
mA
Active Standby Current
in power-down mode
mA
Active Standby Current
in non power-down mode
(One Bank Active)
I
CC3
NS
20
mA
Operating Current
(Burst Mode)
Refresh Current
I
CC4
100
75
70
70
mA
1
I
CC5
170
150
140
120
mA
uA
°C
2
4
5
1500
600
Max 40
300
260
240
Max 85/70
600
450
350
Self Refresh Current
I
CC6
CKE
0.2V
- S(D)S/R
Internal TCSR
4 Banks
2 Banks
1 Bank
3
uA
6
Notes :
1. Measured with outputs open.
2. Refresh period is 64ms.
3. Internal TCSR can be supported.
In Commercial Temp : Max 40°C/Max 70°C, In Extended Temp : Max 40
°C/Max
85°C
4. K4S28323LE-S(D)E/C** ( 85/70
°C,
Full Banks)
5. K4S28323LE-S(D)N/L** ( 85/70°C, Full Banks)
6. K4S28323LE-S(D)S/R**
6. Unless otherwise noted, input swing IeveI is CMOS(V
IH
/V
IL
=V
DDQ
/V
SSQ)
May. 2003
K4S28323LE-S(D)E/N/S/C/L/R
AC OPERATING TEST CONDITIONS
Parameter
AC input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall time
Output timing measurement reference level
Output load condition
VDDQ
Mobile-SDRAM
(V
DD
= 2.5V
±
0.2V, T
A
= -25 to 85°C for Extended, -25 to 70°C for Commercial)
Value
0.9 x V
DDQ
/ 0.2
0.5 x V
DDQ
tr/tf = 1/1
0.5 x V
DDQ
See Fig. 2
Vtt=0.5 x VDDQ
Unit
V
V
ns
V
500Ω
Output
500Ω
V
OH
(DC) = V
DDQ
-0.2V, I
O H
= -0.1mA
Output
V
OL
(DC) = 0.2V, I
OL
= 0.1mA
30pF
Z0=50Ω
50Ω
30pF
(Fig. 1) DC Output Load Circuit
(Fig. 2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
Row cycle time
Last data in to row precharge
Last data in to Active delay
Last data in to new col. address delay
Last data in to burst stop
Col. address to col. address delay
Symbol
- 60
t
RRD
(min)
t
RCD
(min)
t
RP
(min)
t
RAS
(min)
t
RAS
(max)
t
R C
(min)
t
R D L
(min)
t
DAL
(min)
t
C D L
(min)
t
BDL
(min)
t
CCD
(min)
CAS latency=3
Number of valid output data
CAS latency=2
CAS latency=1
-
-
60
64
2
tRDL + tRP
1
1
1
2
1
0
ea
5
12
18
18
42
- 75
15
19
19
45
100
69
84
Version
-1H
19
19
19
50
-1L
19
24
24
60
ns
ns
ns
ns
us
ns
CLK
-
CLK
CLK
CLK
1
2,3
3
2
2
4
1
1
1
1
Unit
Note
Notes :
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. Minimum 2RDL=2CLK and tDAL(=tRDL + tRP) is required to complete both of last data wite command(tRDL) and
precharge command(tRP).
4. All parts allow every cycle column address change.
5. In case of row precharge interrupt, auto precharge and read burst stop.
May. 2003
查看更多>
参数对比
与K4S28323LE-DS60相近的元器件有:K4S28323LE-DS75。描述及对比如下:
型号 K4S28323LE-DS60 K4S28323LE-DS75
描述 Synchronous DRAM, 4MX32, 5.4ns, CMOS, PBGA90 Synchronous DRAM, 4MX32, 6ns, CMOS, PBGA90
是否Rohs认证 符合 符合
厂商名称 SAMSUNG(三星) SAMSUNG(三星)
Reach Compliance Code compli compliant
最长访问时间 5.4 ns 6 ns
最大时钟频率 (fCLK) 167 MHz 133 MHz
I/O 类型 COMMON COMMON
交错的突发长度 1,2,4,8 1,2,4,8
JESD-30 代码 R-PBGA-B90 R-PBGA-B90
内存密度 134217728 bi 134217728 bit
内存集成电路类型 SYNCHRONOUS DRAM SYNCHRONOUS DRAM
内存宽度 32 32
端子数量 90 90
字数 4194304 words 4194304 words
字数代码 4000000 4000000
最高工作温度 85 °C 85 °C
最低工作温度 -25 °C -25 °C
组织 4MX32 4MX32
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 FBGA FBGA
封装等效代码 BGA90,9X15,32 BGA90,9X15,32
封装形状 RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, FINE PITCH GRID ARRAY, FINE PITCH
电源 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified
刷新周期 4096 4096
连续突发长度 1,2,4,8,FP 1,2,4,8,FP
最大待机电流 0.0005 A 0.0005 A
最大压摆率 0.17 mA 0.15 mA
标称供电电压 (Vsup) 2.5 V 2.5 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 OTHER OTHER
端子形式 BALL BALL
端子节距 0.8 mm 0.8 mm
端子位置 BOTTOM BOTTOM
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消