首页 > 器件类别 > 存储 > 存储

MT8JTF25664HZ-1G9XX

DDR DRAM Module, 256MX64, CMOS, SODIMM-204

器件类别:存储    存储   

厂商名称:Micron Technology

厂商官网:http://www.mdtic.com.tw/

下载文档
器件参数
参数名称
属性值
Objectid
1155410573
包装说明
DIMM,
Reach Compliance Code
compliant
ECCN代码
EAR99
访问模式
SINGLE BANK PAGE BURST
其他特性
SELF REFRESH; WD-MAX
JESD-30 代码
R-XDMA-N204
长度
67.6 mm
内存密度
17179869184 bit
内存集成电路类型
DDR DRAM MODULE
内存宽度
64
功能数量
1
端口数量
1
端子数量
204
字数
268435456 words
字数代码
256000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
256MX64
封装主体材料
UNSPECIFIED
封装代码
DIMM
封装形状
RECTANGULAR
封装形式
MICROELECTRONIC ASSEMBLY
座面最大高度
30.15 mm
自我刷新
YES
最大供电电压 (Vsup)
1.575 V
最小供电电压 (Vsup)
1.425 V
标称供电电压 (Vsup)
1.5 V
表面贴装
NO
技术
CMOS
温度等级
COMMERCIAL
端子形式
NO LEAD
端子节距
0.6 mm
端子位置
DUAL
宽度
3.8 mm
文档预览
1GB, 2GB, 4GB (x64, SR) 204-Pin DDR3 SODIMM
Features
DDR3 SDRAM SODIMM
MT8JTF12864HZ – 1GB
MT8JTF25664HZ – 2GB
MT8JTF51264HZ – 4GB
Features
• DDR3 functionality and operations supported as
defined in the component data sheet
• 204-pin, small-outline dual in-line memory module
(SODIMM)
• Fast data transfer rates: PC3-14900, PC3-12800,
PC3-10600, PC3-8500, or PC3-6400
• 1GB (128 Meg x 64), 2GB (256 Meg x 64),
4GB (512 Meg x64)
• V
DD
= 1.5V ±0.075V
• V
DDSPD
= 3.0–3.6V
• Nominal and dynamic on-die termination (ODT) for
data, strobe, and mask signals
• Single rank
• Serial presence-detect (SPD) EEPROM
• 8 internal device banks
• Fixed burst chop (BC) of 4 and burst length (BL) of 8
via the mode register set (MRS)
• Selectable BC4 or BL8 on-the-fly (OTF)
• Gold edge contacts
• Halogen-free
• Fly-by topology
• Terminated control, command, and address bus
Table 1: Key Timing Parameters
Data Rate (MT/s)
Speed
Industry
Grade Nomenclature
-1G9
-1G6
-1G4
-1G1
-1G0
-80B
PC3-14900
PC3-12800
PC3-10600
PC3-8500
PC3-8500
PC3-6400
CL =
13
1866
CL =
11
1600
CL =
10
1333
1333
1333
t
RCD
t
RP
t
RC
Figure 1: 204-Pin SODIMM (MO-268 R/C B)
Module Height: 30mm (1.181 in)
Options
• Operating
– Commercial (0°C
T
A
+70°C)
– Industrial (–40°C
T
A
+85°C)
• Package
– 204-pin DIMM (halogen-free)
• Frequency/CAS latency
– 1.07ns @ CL = 13 (DDR3-1866)
– 1.25ns @ CL = 11 (DDR3-1600)
– 1.5ns @ CL = 9 (DDR3-1333)
– 1.87ns @ CL = 7 (DDR3-1066)
Note:
temperature
1
Marking
None
I
Z
-1G9
-1G6
-1G4
-1G1
1. Contact Micron for industrial temperature
module offerings.
CL = 9
1333
1333
CL = 8
1066
1066
1066
1066
1066
CL = 7
1066
1066
1066
CL = 6
800
800
800
800
800
800
CL = 5
667
667
667
667
667
(ns)
13.91
13.125
13.125
13.125
15
15
(ns)
13.91
13.125
13.125
13.125
15
15
(ns)
47.91
48.125
49.125
50.625
52.5
52.5
PDF: 09005aef8441a29e
jtf8c128_256_512x64hz.pdf - Rev. D 9/11 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2010 Micron Technology, Inc. All rights reserved.
1GB, 2GB, 4GB (x64, SR) 204-Pin DDR3 SODIMM
Features
Table 2: Addressing
Parameter
Refresh count
Row address
Device bank address
Device configuration
Column address
Module rank address
1GB
8K
16K A[13:0]
8 BA[2:0]
1Gb (128 Meg x 8)
1K A[9:0]
1 S0#
2GB
8K
32K A[14:0]
8 BA[2:0]
2Gb (256 Meg x 8)
1K A[9:0]
1 S0#
4GB
8K
64K A[15:0]
8 BA[2:0]
4Gb (512 Meg x 8)
1K A[9:0]
1 S0#
Table 3: Part Numbers and Timing Parameters – 1GB Modules
Base device: MT41J128M8,
1
1Gb DDR3 SDRAM
Module
2
Part Number
Density
Configuration
MT8JTF12864H(I)Z-1G6__
MT8JTF12864H(I)Z-1G4__
MT8JTF12864H(I)Z-1G1__
1GB
1GB
1GB
128 Meg x 64
128 Meg x 64
128 Meg x 64
Module
Bandwidth
12.8 GB/s
10.6 GB/s
8.5 GB/s
Memory Clock/
Data Rate
1.25ns/1600 MT/s
1.5ns/1333 MT/s
1.87ns/1066 MT/s
Clock Cycles
(CL-
t
RCD-
t
RP)
11-11-11
9-9-9
7-7-7
Table 4: Part Numbers and Timing Parameters – 2GB Modules
Base device: MT41J256M8,
1
2Gb DDR3 SDRAM
Module
2
Part Number
Density
Configuration
MT8JTF25664H(I)Z-1G9__
MT8JTF25664H(I)Z-1G6__
MT8JTF25664H(I)Z-1G4__
MT8JTF25664H(I)Z-1G1__
2GB
2GB
2GB
2GB
256 Meg x 64
256 Meg x 64
256 Meg x 64
256 Meg x 64
Module
Bandwidth
14.9 GB/s
12.8 GB/s
10.6 GB/s
8.5 GB/s
Memory Clock/
Data Rate
1.07ns/1866 MT/s
1.25ns/1600 MT/s
1.5ns/1333 MT/s
1.87ns/1066 MT/s
Clock Cycles
(CL-
t
RCD-
t
RP)
13-13-13
11-11-11
9-9-9
7-7-7
Table 5: Part Numbers and Timing Parameters – 4GB Modules
Base device: MT41J512M8,
1
4Gb DDR3 SDRAM
Module
2
Part Number
Density
Configuration
MT8JTF51264H(I)Z-1G6__
MT8JTF51264H(I)Z-1G4__
MT8JTF51264H(I)Z-1G1__
Notes:
4GB
4GB
4GB
512 Meg x 64
512 Meg x 64
512 Meg x 64
Module
Bandwidth
12.8 GB/s
10.6 GB/s
8.5 GB/s
Memory Clock/
Data Rate
1.25ns/1600 MT/s
1.5ns/1333 MT/s
1.87ns/1066 MT/s
Clock Cycles
(CL-
t
RCD-
t
RP)
11-11-11
9-9-9
7-7-7
1. The data sheet for the base device can be found on Micron’s Web site.
2. All part numbers end with a two-place code (not shown) that designates component and PCB revisions.
Consult factory for current revision codes. Example: MT8JTF25664HZ-1G4M1.
PDF: 09005aef8441a29e
jtf8c128_256_512x64hz.pdf - Rev. D 9/11 EN
2
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2010 Micron Technology, Inc. All rights reserved.
1GB, 2GB, 4GB (x64, SR) 204-Pin DDR3 SODIMM
Pin Assignments
Pin Assignments
Table 6: Pin Assignments
204-Pin DDR3 SODIMM Front
Pin
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
Symbol
V
REFDQ
V
SS
DQ0
DQ1
V
SS
DM0
V
SS
DQ2
DQ3
V
SS
DQ8
DQ9
V
SS
DQS1#
DQS1
V
SS
DQ10
DQ11
V
SS
DQ16
DQ17
V
SS
DQS2#
DQS2
V
SS
DQ18
Pin
53
55
57
59
61
63
65
67
69
71
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
Symbol
DQ19
V
SS
DQ24
DQ25
V
SS
DM3
V
SS
DQ26
DQ27
V
SS
CKE0
V
DD
NC
BA2
V
DD
A12
A9
V
DD
A8
A5
V
DD
A3
A1
V
DD
CK0
CK0#
Pin
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
Symbol
V
DD
A10
BA0
V
DD
WE#
CAS#
V
DD
A13
NC
V
DD
NC
V
SS
DQ32
DQ33
V
SS
DQS4#
DQS4
V
SS
DQ34
DQ35
V
SS
DQ40
DQ41
V
SS
DM5
V
SS
Pin
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203
Symbol
DQ42
DQ43
V
SS
DQ48
DQ49
V
SS
DQS6#
DQS6
V
SS
DQ50
DQ51
V
SS
DQ56
DQ57
V
SS
DM7
V
SS
DQ58
DQ59
V
SS
SA0
V
DDSPD
SA1
V
TT
Pin
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
Symbol
V
SS
DQ4
DQ5
V
SS
DQS0#
DQS0
V
SS
DQ6
DQ7
V
SS
DQ12
DQ13
V
SS
DM1
RESET#
V
SS
DQ14
DQ15
V
SS
DQ20
DQ21
V
SS
DM2
V
SS
DQ22
DQ23
204-Pin DDR3 SODIMM Back
Pin
54
56
58
60
62
64
66
68
70
72
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
Symbol
V
SS
DQ28
DQ29
V
SS
DQ3#
DQ3
V
SS
DQ30
DQ31
V
SS
NC
V
DD
A15
A14
V
DD
A11
A7
V
DD
A6
A4
V
DD
A2
A0
V
DD
CK1
CK1#
Pin
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
Symbol
V
DD
BA1
RAS#
V
DD
S0#
ODT0
V
DD
NC
NC
V
DD
V
REFCA
V
SS
DQ36
DQ37
V
SS
DM4
V
SS
DQ38
DQ39
V
SS
DQ44
DQ45
V
SS
DQS5#
DQS5
V
SS
Pin
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204
Symbol
DQ46
DQ47
V
SS
DQ52
DQ53
V
SS
DM6
V
SS
DQ54
DQ55
V
SS
DQ60
DQ61
V
SS
DQS7#
DQS7
V
SS
DQ62
DQ63
V
SS
NF
SDA
SCL
V
TT
PDF: 09005aef8441a29e
jtf8c128_256_512x64hz.pdf - Rev. D 9/11 EN
3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2010 Micron Technology, Inc. All rights reserved.
1GB, 2GB, 4GB (x64, SR) 204-Pin DDR3 SODIMM
Pin Descriptions
Pin Descriptions
The pin description table below is a comprehensive list of all possible pins for all DDR3
modules. All pins listed may not be supported on this module. See Pin Assignments for
information specific to this module.
Table 7: Pin Descriptions
Symbol
Ax
Type
Input
Description
Address inputs:
Provide the row address for ACTIVE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location
out of the memory array in the respective bank. A10 sampled during a PRECHARGE
command determines whether the PRECHARGE applies to one bank (A10 LOW, bank
selected by BAx) or all banks (A10 HIGH). The address inputs also provide the op-code
during a LOAD MODE command. See the Pin Assignments Table for density-specific
addressing information.
Bank address inputs:
Define the device bank to which an ACTIVE, READ, WRITE, or
PRECHARGE command is being applied. BA define which mode register (MR0, MR1,
MR2, or MR3) is loaded during the LOAD MODE command.
Clock:
Differential clock inputs. All control, command, and address input signals are
sampled on the crossing of the positive edge of CK and the negative edge of CK#.
Clock enable:
Enables (registered HIGH) and disables (registered LOW) internal circui-
try and clocks on the DRAM.
Data mask (x8 devices only):
DM is an input mask signal for write data. Input data
is masked when DM is sampled HIGH, along with that input data, during a write ac-
cess. Although DM pins are input-only, DM loading is designed to match that of the
DQ and DQS pins.
On-die termination:
Enables (registered HIGH) and disables (registered LOW) termi-
nation resistance internal to the DDR3 SDRAM. When enabled in normal operation,
ODT is only applied to the following pins: DQ, DQS, DQS#, DM, and CB. The ODT input
will be ignored if disabled via the LOAD MODE command.
Parity input:
Parity bit for Ax, RAS#, CAS#, and WE#.
Command inputs:
RAS#, CAS#, and WE# (along with S#) define the command being
entered.
Reset:
RESET# is an active LOW asychronous input that is connected to each DRAM
and the registering clock driver. After RESET# goes HIGH, the DRAM must be reinitial-
ized as though a normal power-up was executed.
Chip select:
Enables (registered LOW) and disables (registered HIGH) the command
decoder.
Serial address inputs:
Used to configure the temperature sensor/SPD EEPROM ad-
dress range on the I
2
C bus.
Serial clock for temperature sensor/SPD EEPROM:
Used to synchronize communi-
cation to and from the temperature sensor/SPD EEPROM on the I
2
C bus.
Check bits:
Used for system error detection and correction.
Data input/output:
Bidirectional data bus.
Data strobe:
Differential data strobes. Output with read data; edge-aligned with
read data; input with write data; center-aligned with write data.
BAx
Input
CKx,
CKx#
CKEx
DMx
Input
Input
Input
ODTx
Input
Par_In
RAS#, CAS#, WE#
RESET#
Input
Input
Input
(LVCMOS)
Input
Input
Input
I/O
I/O
I/O
Sx#
SAx
SCL
CBx
DQx
DQSx,
DQSx#
PDF: 09005aef8441a29e
jtf8c128_256_512x64hz.pdf - Rev. D 9/11 EN
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2010 Micron Technology, Inc. All rights reserved.
1GB, 2GB, 4GB (x64, SR) 204-Pin DDR3 SODIMM
Pin Descriptions
Table 7: Pin Descriptions (Continued)
Symbol
SDA
TDQSx,
TDQSx#
Type
I/O
Output
Description
Serial data:
Used to transfer addresses and data into and out of the temperature sen-
sor/SPD EEPROM on the I
2
C bus.
Redundant data strobe (x8 devices only):
TDQS is enabled/disabled via the LOAD
MODE command to the extended mode register (EMR). When TDQS is enabled, DM is
disabled and TDQS and TDQS# provide termination resistance; otherwise, TDQS# are
no function.
Err_Out#
EVENT#
V
DD
V
DDSPD
V
REFCA
V
REFDQ
V
SS
V
TT
NC
NF
Output
Parity error output:
Parity error found on the command and address bus.
(open drain)
Output
Temperature event:The
EVENT# pin is asserted by the temperature sensor when criti-
(open drain) cal temperature thresholds have been exceeded.
Supply
Supply
Supply
Supply
Supply
Supply
Power supply:
1.5V ±0.075V. The component V
DD
and V
DDQ
are connected to the
module V
DD
.
Temperature sensor/SPD EEPROM power supply:
3.0–3.6V.
Reference voltage:
Control, command, and address V
DD
/2.
Reference voltage:
DQ, DM V
DD
/2.
Ground.
Termination voltage:
Used for control, command, and address V
DD
/2.
No connect:
These pins are not connected on the module.
No function:
These pins are connected within the module, but provide no functional-
ity.
PDF: 09005aef8441a29e
jtf8c128_256_512x64hz.pdf - Rev. D 9/11 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2010 Micron Technology, Inc. All rights reserved.
查看更多>
参数对比
与MT8JTF25664HZ-1G9XX相近的元器件有:MT8JTF12864HIZ-1G4XX、MT8JTF12864HIZ-1G6XX、MT8JTF25664HIZ-1G4XX、MT8JTF25664HZ-1G4M1。描述及对比如下:
型号 MT8JTF25664HZ-1G9XX MT8JTF12864HIZ-1G4XX MT8JTF12864HIZ-1G6XX MT8JTF25664HIZ-1G4XX MT8JTF25664HZ-1G4M1
描述 DDR DRAM Module, 256MX64, CMOS, SODIMM-204 DDR DRAM Module, 128MX64, CMOS, SODIMM-204 DDR DRAM Module, 128MX64, CMOS, SODIMM-204 DDR DRAM Module, 256MX64, CMOS, SODIMM-204 DDR DRAM Module, 256MX64, CMOS, HALOGEN FREE, SODIMM-204
包装说明 DIMM, DIMM, DIMM, DIMM, DIMM,
Reach Compliance Code compliant compliant compli compliant unknown
访问模式 SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST
其他特性 SELF REFRESH; WD-MAX SELF REFRESH; WD-MAX SELF REFRESH; WD-MAX SELF REFRESH; WD-MAX AUTO/SELF REFRESH; WD-MAX
长度 67.6 mm 67.6 mm 67.6 mm 67.6 mm 67.6 mm
内存密度 17179869184 bit 8589934592 bit 8589934592 bi 17179869184 bit 17179869184 bit
内存集成电路类型 DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE
内存宽度 64 64 64 64 64
功能数量 1 1 1 1 1
端口数量 1 1 1 1 1
字数 268435456 words 134217728 words 134217728 words 268435456 words 268435456 words
字数代码 256000000 128000000 128000000 256000000 256000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 85 °C 85 °C 85 °C 70 °C
最低工作温度 - -40 °C -40 °C -40 °C -
组织 256MX64 128MX64 128MX64 256MX64 256MX64
封装代码 DIMM DIMM DIMM DIMM DIMM
座面最大高度 30.15 mm 30.15 mm 30.15 mm 30.15 mm 30.15 mm
自我刷新 YES YES YES YES YES
最大供电电压 (Vsup) 1.575 V 1.575 V 1.575 V 1.575 V 1.575 V
最小供电电压 (Vsup) 1.425 V 1.425 V 1.425 V 1.425 V 1.425 V
标称供电电压 (Vsup) 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
宽度 3.8 mm 3.8 mm 3.8 mm 3.8 mm 3.8 mm
Objectid 1155410573 - - 1155410566 1155410570
ECCN代码 EAR99 - - EAR99 EAR99
JESD-30 代码 R-XDMA-N204 R-XDMA-N204 R-XDMA-N204 R-XDMA-N204 -
端子数量 204 204 204 204 -
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED -
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR -
封装形式 MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY -
表面贴装 NO NO NO NO -
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD -
端子节距 0.6 mm 0.6 mm 0.6 mm 0.6 mm -
端子位置 DUAL DUAL DUAL DUAL -
学习嵌入式LINUX的好地方,嵌入式LINUX论文免费读
学习嵌入式LINUX的好地方,嵌入式LINUX论文免费读 http://www.docin.com/...
bareydai Linux与安卓
visual dsp++怎样使用emcv打开视频文件?
visual dsp++怎样使用emcv打开视频文件? visual dsp++怎样使用emcv打开...
hhfwn DSP 与 ARM 处理器
晶体管电路设计(上下册)
本书是 实用电子电路设计丛书 之一,共分上下二册。 上册主要内容有晶体管工作原理,放大电路的...
arui1999 下载中心专版
新的时代,谈谈你对单片机学习的看法!
随着电子技术与单片机技术的发展,单片机的运行速度和存储器容量获得了很大的进步。但我国的单片机...
zhaojun_xf stm32/stm8
关于MSP430G2553的死区程序
#define OUTMOD_2 (2*0x20u) /* PWM output ...
阿祖_电子 微控制器 MCU
今天收到TI申请的430样片了,感谢TI
最近比较闲,想学习一下MSP430单片机,于是抱着试一试的态度去TI申请 了几片430...
jialaolian 微控制器 MCU
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消