首页 > 器件类别 > 半导体 > 逻辑

NJU3718AM-TE1

Counter Shift Registers 20-Bit Serial to Parallel Convertr

器件类别:半导体    逻辑   

厂商名称:NJR

器件标准:

下载文档
NJU3718AM-TE1 在线购买

供应商:

器件:NJU3718AM-TE1

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Product Attribute
Attribute Value
制造商
Manufacturer
NJR
产品种类
Product Category
Counter Shift Registers
RoHS
Details
Counting Sequence
Serial to Serial/Parallel
Number of Circuits
1
Number of Bits
20 bit
封装 / 箱体
Package / Case
SDMP
Logic Type
CMOS
Number of Input Lines
1
传播延迟时间
Propagation Delay Time
100 ns
电源电压-最大
Supply Voltage - Max
5.5 V
最小工作温度
Minimum Operating Temperature
- 25 C
最大工作温度
Maximum Operating Temperature
+ 85 C
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
Function
Shift Register/Latch/Driver
宽度
Width
7.5 mm
安装风格
Mounting Style
SMD/SMT
Number of Output Lines
21
工作电源电压
Operating Supply Voltage
2.5 V, 3.3 V, 5 V
工厂包装数量
Factory Pack Quantity
1000
文档预览
NJU3718A
20-BIT SERIAL TO PARALLEL CONVERTER
GENERAL DESCRIPTION
The
NJU3718A
is a 20-bit serial to parallel converter
especially applying to MPU outport expander. It can
operate from 2.4V to 5.5V.
The effective outport assignment of MPU is available
as the connection between
NJU3718A
and MPU using
only 4 lines.
The serial data synchronizing with 5MHz or more
clock can be input to the serial data input terminal and
the data are output from parallel output buffer through
serial in parallel out shift register and parallel data
latches.
Furthermore, the
NJU3718A
outputs the serial data
from SO terminal through the shift register. Therefore, it
connects with other SIPO ICs like as NJU3711A in
cascade for expanding the parallel conversion outputs.
The hysteresis input circuit realizes wide noise
margin and the high drive-ability output buffer (25mA)
can drive LED directly.
PACKAGE OUTLINE
NJU3718AV
FEATURES
20-Bit Serial In Parallel Out
Cascade Connection
Hysteresis Input
0.5V typ at 5V
Operating Voltage
2.4 to 5.5V
Maximum Operating Frequency 5MHz
Output Current
25mA at 5V, 5mA at 3V
C-MOS Technology
Package Outline
SSOP32
PIN CONFIGURATION
P9
P10
NC
P11
P12
P13
P14
V
SS
P15
P16
P17
P18
P19
NC
P20
SO
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
DD
P8
NC
P7
P6
P5
P4
P3
V
SS
P2
P1
CLR
STB
NC
CLK
DATA
BLOCK DIAGRAM
NJU3718AV
DATA
Shift Register
Latch Circuit
CLK
P1
P2
P3
P19
P20
SO
STB
CLR
Controller Circuit
Ver.2012-03-02
-1-
NJU3718A
TERMINAL DESCRIPTION
No.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
SYMBOL
P9
P10
NC
P11
P12
P13
P14
V
SS
P15
P16
P17
P18
P19
NC
P20
SO
DATA
CLK
NC
STB
CLR
P1
P2
V
SS
P3
P4
P5
P6
P7
NC
P8
V
DD
I/O
O
O
-
O
O
O
O
-
O
O
O
O
O
-
O
O
I
I
-
I
I
O
O
-
-
O
O
O
O
-
O
-
FUNCTION
Parallel Conversion Data Output Terminals
Non Connection
GND
Parallel Conversion Data Output Terminals
Non Connection
Parallel Conversion Data Output Terminals
Serial Data Output Terminal
Serial Data Input Terminal
Clock Signal Input Terminal
Non Connection
Strobe Signal Input Terminal
Clear Signal Input Terminal
Parallel Conversion Data Output Terminals
GND
Non Connection
Parallel Conversion Data Output Terminals
Non Connection
Parallel Conversion Data Output Terminals
Power Supply Terminal (2.4 to 5.5V)
-2-
Ver.2012-03-02
NJU3718A
NJU3555
FUNCTIONAL DESCRIPTION
(1) Reset
When the "L" level is input to the CLR terminal, all latches are reset and all of parallel conversion
output are "L" level.
Normally, the CLR terminal should be "H" level.
(2) Data Transmission
In the STB terminal is "H" level and the clock signals are inputted to the CLK terminal, the serial data
into the DATA terminal are shifted in the shift register synchronizing at a rising edge of the clock signal.
When the STB terminal is changed to "L" level, the data in the shift register are transferred to the
latches.
Even if the STB terminal is "L" level, the input clock signal shifts the data in the shift register, therefore,
the clock signal should be controlled for data order.
(3) Cascade Connection
The serial data input from DATA terminal is output from the SO terminal through internal shift register
unrelated with the CLR and STB status.
Furthermore, the 4 input circuits provide a hysteresis characteristics using the schmitt trigger structure
to protect the noise.
CLK
X
STB
X
H
L
H
L
H
CLR
L
H
OPERATION
All of latches are reset (the data in the shift register is no change).
All of parallel conversion outputs are "L".
The serial data into the DATA terminal are inputted to the shift register.
In this stage, the data in the latch is not changed.
The data in the shift register is transferred to the latch. And the data in the
latch is output from the parallel conversion output terminals.
When the clock signal is inputted into the CLK terminal in state of the
STB="L" and CLR="H", the data is shifted in the shift register and latched
data is also changed in accordance with the shift register.
Note 1)
X: Don’t care
Ver.2012-03-02
-3-
NJU3718A
TIMING CHART
CLK
CLR
STB
DATA
P1
P2
P3
P4
P5
P6
P7
P8
P9
P10
P11
P12
P13
P14
P15
P16
P17
P18
P19
P20
SO
-4-
Ver.2012-03-02
NJU3718A
NJU3555
ABSOLUTE MAXIMUM RATINGS
(Ta=25°C)
PARAMETER
Supply Voltage Range
Input Voltage Range
Output Voltage Range
Output Current
Output Short Current
(SO Terminal)
(Note 5)
SYMBOL
V
DD
V
I
V
O
I
O
I
OS
RATINGS
-0.5 ~ +7.0
V
SS
-0.5 ~ V
DD
+0.5
V
SS
-0.5 ~ V
DD
+0.5
±25
V
O
=7V, V
I
=0V
V
O
=0V, V
I
=7V
V
O
=7V, V
I
=0V
V
O
=0V, V
I
=7V
10 (max)
-10 (max)
20 (max)
-20 (max)
UNIT
V
V
V
mA
mA
Output Short Current
(P1~P20 Terminals)
(Note 5)
I
OSD
P
D
Topr
Tstg
mA
mW
°C
°C
Power Dissipation
Operating Temperature Range
Storage Temperature Range
1135 (SSOP)
(Note 6)
-25 ~ +85
-65 ~+150
Note 2)
All voltage are relative to V
SS
=0V reference.
Note 3)
Do not exceed the absolute maximum ratings, otherwise the stress may cause a permanent damage to the IC. It is also
Note 4)
Note 5)
Note 6)
recommended that the IC be used in the range specified in the DC electrical characteristics, or the electrical stress may cause
malfunctions and impact on the reliability.
To stabilize the IC operation, place decoupling capacitor between V
DD
and V
SS
.
V
DD
=7V, V
SS
=0V, less than 1 second per pin.
EIA/JEDEC Standard Test Board (76.2 x 114.3 x 1.6mm, 2layers, FR-4) mounting.
DC ELECTRICAL CHARACTERISTICS
PARAMETER
Operating Voltage
Operating Current
High-level Output Voltage
Low-level Output Voltage
High-level Input Voltage
Low-level Input Voltage
Input Leakage Current
SYMBOL
(V
DD
=2.4~5.5V, V
SS
=0V, Ta=25°C, unless otherwise noted)
CONDITION
MIN
TYP
MAX
UNIT
2.4
V
IH
=V
DD
, V
IL
=V
SS
I
OH
=-0.4mA
I
OL
=+3.2mA
SO
Terminal
V
DD
I
DDS
V
OH
V
OL
V
IH
V
IL
I
LI
V
I
=0
~
V
DD
I
OH
=-25mA
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
5.5
0.1
V
DD
0.4
V
DD
0.3V
DD
10
V
DD
V
DD
V
DD
V
DD
1.5
0.8
0.4
0.5
V
mA
V
V
V
V
µA
-
V
DD
-0.4
V
SS
0.7V
DD
V
SS
-10
V
DD
-1.5
P1~P20
Terminals
High-level Output Voltage
(Note 7)
V
OHD
V
DD
=5V
I
OH
=-15mA
I
OH
=-10mA
V
DD
-1.0
V
DD
-0.5
V
DD
-0.5
V
SS
V
V
DD
=3V
I
OH
=-5mA
I
OL
=+25mA
Low-level Output Voltage
(Note 7)
V
OLD
V
DD
=5V
I
OL
=+15mA
I
OL
=+10mA
P1~P20
Terminals
V
SS
V
SS
V
SS
V
V
DD
=3V
operation should be required.
I
OL
=+5mA
Note 7)
Specified value represent output current per pin. When use, total current consideration and less than power dissipation in rating
Ver.2012-03-02
-5-
查看更多>
参数对比
与NJU3718AM-TE1相近的元器件有:NJU3718AM。描述及对比如下:
型号 NJU3718AM-TE1 NJU3718AM
描述 Counter Shift Registers 20-Bit Serial to Parallel Convertr Counter Shift Registers 20bit Srial to Prll
Product Attribute Attribute Value Attribute Value
制造商
Manufacturer
NJR NJR
产品种类
Product Category
Counter Shift Registers Counter Shift Registers
RoHS Details Details
Counting Sequence Serial to Serial/Parallel Serial to Serial/Parallel
Number of Circuits 1 1
Number of Bits 20 bit 20 bit
封装 / 箱体
Package / Case
SDMP SDMP-30
Logic Type CMOS CMOS
Number of Input Lines 1 1
传播延迟时间
Propagation Delay Time
100 ns 100 ns
电源电压-最大
Supply Voltage - Max
5.5 V 5.5 V
最小工作温度
Minimum Operating Temperature
- 25 C - 25 C
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C
Function Shift Register/Latch/Driver Shift Register/Latch/Driver
宽度
Width
7.5 mm 7.5 mm
安装风格
Mounting Style
SMD/SMT SMD/SMT
Number of Output Lines 21 21
工作电源电压
Operating Supply Voltage
2.5 V, 3.3 V, 5 V - 0.5 V to + 7 V
工厂包装数量
Factory Pack Quantity
1000 100
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消