首页 > 器件类别 > 模拟混合信号IC > 转换器

TS83148MZTB/T

ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDFP28, CERAMIC, DFP-28

器件类别:模拟混合信号IC    转换器   

厂商名称:Thales Group

下载文档
器件参数
参数名称
属性值
零件包装代码
DFP
包装说明
,
针数
28
Reach Compliance Code
unknown
ECCN代码
3A001.A.2.C
最大模拟输入电压
3 V
最小模拟输入电压
2 V
转换器类型
ADC, PROPRIETARY METHOD
JESD-30 代码
R-CDFP-F28
模拟输入通道数量
1
位数
8
功能数量
1
端子数量
28
最高工作温度
125 °C
最低工作温度
-55 °C
输出位码
BINARY
输出格式
PARALLEL, 8 BITS
封装主体材料
CERAMIC, METAL-SEALED COFIRED
封装形状
RECTANGULAR
封装形式
FLATPACK
认证状态
Not Qualified
采样速率
60 MHz
采样并保持/跟踪并保持
TRACK
标称供电电压
5 V
表面贴装
YES
技术
BIPOLAR
温度等级
MILITARY
端子形式
FLAT
端子位置
DUAL
Base Number Matches
1
文档预览
TS83148
LOW POWER 8 BIT - 60 MSPS A/D CONVERTER
1. DESCRIPTION
The TS83148 is a monolithic sampling 8 bit A/D con-
verter combining integrated Track & Hold, internal refer-
ence and nap mode functions. Designed on a high
speed bipolar technology, the TS83148 uses innovative
architecture allowing to sample up to 60 MSPS while
maintaining low power consumption.
Digital inputs/outputs are TTL compatible but outputs
are also tristate and CMOS 3.3 V logic compatible.
S suffix
Plastic SOIC 28
2. MAIN FEATURES
H
Low power : 190 mW typ.
H
Single power supply : + 5 V.
H
2.5
±
0.5 volt single ended analog input.
H
Analog bandwidth : 120 MHz.
H
Undersampling capability.
H
Tristate TTL output / Compatible with CMOS 3.3 V
logic.
H
Nap mode (I
Nap
= 8 mA).
H
Wide sampling frequency range : 1 to 60 MSPS.
H
High dynamic performance :
- 7.5 bit at f
S
= 50 MSPS / f
IN
= 10 MHz.
- 7 bit at f
S
= 40 MSPS / f
IN
= 20 MHz (Nyquist).
H
C
IN
: 5 pF / C
load
: 10 pF max.
H
Evaluation board available : TSEV83148/110.
3. APPLICATIONS
H
Imaging (medical, ultrasound, IR, RX, frame grabber,
tomography).
H
Instrumentation (oscilloscope, ATE).
H
Home office (fax, scanner, visioconference, video
board).
H
Communication (set-top boxes, receiver, base sta-
tion, wireless telephone).
H
Video (advanced television, multimedia application).
H
High energy physics.
H
Military and space applications.
4.
H
H
H
H
H
H
H
PACKAGING / SCREENING / RADIATION
28 pin SOIC plastic package.
28 CDFP ceramic package.
Civil temperature range : 0, +70°C (C suffix).
Industrial temperature range : –40, +85°C (V suffix).
Military temperature range : –55, +125°C (M suffix).
MIL-STD-883-C planned.
Radiation tolerant : 150 Krad(Si) total dose expected.
Z suffix
CDFP 28
Dual Ceramic Flat Pack
- Gullwing shape (to be confirmed)
- Straight lead / tie bar available (ZT suffix)
August 1997
1/16
TS83148
5. ABSOLUTE MAXIMUM RATINGS
(see note)
Parameter
Analog supply voltage
Digital supply voltage
Analog input voltage
Reference input voltage
Reference output current
Clock input voltage
Maximum difference between positive supplies
Digital input voltage
Digital output current
Junction temperature
Plastic package
Ceramic package
Storage temperature
Lead temperature (soldering 10 s)
Note :
Symbol
AV
CC
DV
CC
V
IN
V
REF
I
VOUT
CLK
DV
CC
to AV
CC
V
D
I
D
T
j
Value
GND to 6
GND to 6
GND to V
CC
GND to V
CC
3
GND to V
CC
0.5
GND to V
CC
4
Unit
V
V
V
V
mA
V
V
V
mA
°C
°C
°C
°C
+150
+165
T
stg
T
leads
–65 to +150
+300
Absolute maximum ratings are limiting values, to be applied individually, while other parameters are within specified
operating conditions.
Long exposure to maximum rating may affect device reliability.
6. HANDLING
ESD sensitivity > 1500 V (TBC).
Latch-up sensitivity : (TBD).
7. USER WARNING
The power supplies must be applied before all the other signals to prevent damage from occurring on the device.
8. RECOMMENDED CONDITIONS OF USE
Parameter
Analog supply voltage
Digital supply voltage
Analog input voltage
Reference input voltage
Clock input voltage
Load
Operating temperature range
Symbol
AV
CC
DV
CC
V
IN
V
REF
CLK
Cload
T
amb
Single LS latch
Civil :
”C” grade
Industrial : ”V” grade
Military : ”M” grade
Available from V
OUT
Comments
Min.
Typ.
5
5
2.5
±
0.5
2.5
TTL levels
5
0 to +70
–40 to +85
–55 to +125
50
10
Max.
Unit
V
V
V
V
V
pF
°C
Clock duty cycle
DC
%
Decoupling : Power supply and V
REF
must be decoupled with external 100 nF chip capacitors. Without this capacitor, dynamic char-
acteristics are significantly affected.
2/16
TS83148
9. ELECTRICAL OPERATING CHARACTERISTICS
DVcc = AV
CC
= 5 V ; Fs = 40 MSPS ; T
a
= 25°C (unless otherwise specified) ; V
REF
= 2.5 V
Parameter
RESOLUTION
DIGITAL INPUTS AND OUTPUTS
Logic compatibility
Digital inputs
- Logic ”0” voltage
- Logic ”1” voltage
- Input current (NAP, TS, CLK)
Digital outputs
- Logic ”0” voltage I
OL
= 2 mA
- Logic ”1” voltage I
OH
= 2 mA
- Output delay
Input capacitance
ANALOG INPUT
Voltage range
Input bias current
Input resistance
Input capacitance
Analog bandwidth
ANALOG OUTPUT
Output voltage reference (VOUT)
ACCURACY
Differential non linearity
FS = 10 MSPS ; Fin = 1 MHz
Integral non linearity
FS = 10 MSPS ; Fin = 1 MHz
Gain error
full
Gain error drift
Input offset voltage
p
g
full
Differential phase
Differential gain
Monotonicity and no missing codes
full
full
DNL
full
INL
full
0.3
0.5
0.4
0.6
±0.5
±1
±130
±4
±6
0.8
0.8
guaranteed
3/16
LSB
LSB
LSB
LSB
% FS
% FS
ppm/°C
mV
mV
°
%
V
OUT
2,4
2.5
2.6
V
V
IN
I
IN
R
IN
C
IN
Bw
2
250
10
5
120
3
V
mA
KW
pF
MHz
I/O
TTL
Symbol
T
amb
Test level
Min.
Typ.
8
Max.
Unit
bits
V
IL
V
IH
I
IL
full
full
0
2
120
0.8
5
V
V
mA
V
OL
V
OH
TOD
C
CLK
full
full
0,1
2.4
6 ns
6
0.5
3.3
V
V
ns
pF
TS83148
Parameter
DYNAMIC CHARACTERISTICS
Transient response
V
in
= 1.9 Vpp
Symbol
T
amb
Test level
Min.
Typ.
Max.
Unit
TR
ORT
F
S
F
S
SFDR
15
25
60
0.5
1
ns
ns
MSPS
MSPS
Overvoltage recovery time
Maximum clock frequency
Minimum clock frequency
Spurious Free Dynamic Range
F
S
= 50 MSPS ; F
IN
= 10 MHz
F
S
= 40 MSPS ; F
IN
= 20 MHz
Power Supply Rejection Ratio
Signal to noise ratio
F
S
= 50 MSPS, F
IN
= 10 MHz
F
S
= 40 MSPS, F
IN
= 20 MHz
Total harmonic distorsion
F
S
= 50 MSPS, F
IN
= 10 MHz
F
S
= 40 MSPS, F
IN
= 20 MHz
Signal to noise and distorsion ratio
F
S
= 50 MSPS, F
IN
= 10 MHz
F
S
= 40 MSPS, F
IN
= 20 MHz
Effective number of bits
F
S
= 50 MSPS, F
IN
= 10 MHz
F
S
= 40 MSPS, F
IN
= 20 MHz
Dual tone intermodulation
(Fin1 = 9.9 MHz@1/2 FS
(Fin2 = 10.1 MHz@1/2 FS)
Bit Error Rate
F
S
= 40 MSPS, F
IN
= 10 MHz
Output error >
±16
LSB
POWER REQUIREMENTS
Power supply
AVcc
DVcc
60
58
PSRR
SNR
48
45
THD
51
43
SINAD
47
41
ENOB
7.5
7
IMD
54
TBD
dB
dB
mV/V
dB
dB
dBc
dBc
dB
dB
bits
bits
dB
BER
10
–10
error/
sample
full
4.75
4.75
5
5
190
40
5.25
5.25
TBD
V
V
mW
mW
Power dissipation Normal mode
Nap mode
THERMAL RESISTANCES
SOIC 28 (plastic) Junction to ambient
Junction to case
CDFP 28 (ceramic)Junction to ambient
Junction to case
Note :
qJA
qJC
qJA
qJC
57
10
56
13
°C/W
°C/W
Analog input range (offset only) can be adjusted using V
REF
input : V
REF
– 0.5 V < V
IN
< V
REF
+ 0.5 V ; 2.3 V <V
REF
< 3.3 V
4/16
TS83148
EXPLANATION OF TEST LEVELS
I
II
III
IV
V
VI
100% production tested at +25°C
100 % production tested at +25°C, and sample tested at specified temperatures
(AC testing done on sample)
Sample tested only
Parameter is guaranteed by design and characterization testing
Parameter is a typical value only
All devices are 100 % production tested at +25°C. 100 % production tested at temperature
extremes for military temperature devices, guaranteed by design and characterization testing for
(civil) and industrial devices.
100 % probe tested on wafer at +25°C
D
Only MIN and MAX values are tested and guaranted (typical values are not tested).
10. TS83148 BLOCK DIAGRAM
16
V
IN
2
T/H
V
REF
AMP.
BANK
16
4 BIT
COARSE
ADC
2
INTERPOLATION
STAGES
V
OUT
BANDGAP
REF
2.5 V
4+1
6
CLK
CLOCK
BUFFER
DECODE AND OVERRANGE
LOGIC
1
8
INTERNAL
BIASING
TS
CONTROL
OUTPUT BUFFERS
8
NAP
TS
Over Range
Digital Outputs
TS is inactivated when tied at GND. If TS is connected to VCC, output data will be set in high impedance mode.
NAP is inactivated when tied at GND. If NAP is connected to VCC, bandgap references will be inhibited, digital output will
be in high impedance mode (TS) and power consumption will be lower than 8 mA.
5/16
查看更多>
参数对比
与TS83148MZTB/T相近的元器件有:TS83148MZT、TS83148CS、TS83148CZ、TS83148CZT、TS83148VZ、TS83148VZT、JTS831481VA。描述及对比如下:
型号 TS83148MZTB/T TS83148MZT TS83148CS TS83148CZ TS83148CZT TS83148VZ TS83148VZT JTS831481VA
描述 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDFP28, CERAMIC, DFP-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDFP28, CERAMIC, DFP-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, PDSO28, SOIC-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDSO28, CERAMIC, DFP-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDFP28, CERAMIC, DFP-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDSO28, CERAMIC, DFP-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar, CDFP28, CERAMIC, DFP-28 ADC, Proprietary Method, 8-Bit, 1 Func, 1 Channel, Parallel, 8 Bits Access, Bipolar
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown
ECCN代码 3A001.A.2.C 3A001.A.2.C EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
最大模拟输入电压 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
最小模拟输入电压 2 V 2 V 2 V 2 V 2 V 2 V 2 V 2 V
转换器类型 ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD ADC, PROPRIETARY METHOD
JESD-30 代码 R-CDFP-F28 R-CDFP-F28 R-PDSO-G28 R-CDSO-G28 R-CDFP-F28 R-CDSO-G28 R-CDFP-F28 X-XUUC-N28
模拟输入通道数量 1 1 1 1 1 1 1 1
位数 8 8 8 8 8 8 8 8
功能数量 1 1 1 1 1 1 1 1
端子数量 28 28 28 28 28 28 28 28
输出位码 BINARY BINARY BINARY BINARY BINARY BINARY BINARY BINARY
输出格式 PARALLEL, 8 BITS PARALLEL, 8 BITS PARALLEL, 8 BITS PARALLEL, 8 BITS PARALLEL, 8 BITS PARALLEL, 8 BITS PARALLEL, 8 BITS PARALLEL, 8 BITS
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED PLASTIC/EPOXY CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED UNSPECIFIED
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR UNSPECIFIED
封装形式 FLATPACK FLATPACK SMALL OUTLINE SMALL OUTLINE FLATPACK SMALL OUTLINE FLATPACK UNCASED CHIP
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
采样速率 60 MHz 60 MHz 60 MHz 60 MHz 60 MHz 60 MHz 60 MHz 60 MHz
采样并保持/跟踪并保持 TRACK TRACK TRACK TRACK TRACK TRACK TRACK TRACK
标称供电电压 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES YES YES YES
技术 BIPOLAR BIPOLAR BIPOLAR BIPOLAR BIPOLAR BIPOLAR BIPOLAR BIPOLAR
端子形式 FLAT FLAT GULL WING GULL WING FLAT GULL WING FLAT NO LEAD
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL DUAL UPPER
零件包装代码 DFP DFP SOIC DFP DFP DFP DFP -
针数 28 28 28 28 28 28 28 -
最高工作温度 125 °C 125 °C 70 °C 70 °C 70 °C 85 °C 85 °C -
温度等级 MILITARY MILITARY COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL -
Base Number Matches 1 1 1 1 1 1 1 -
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消