首页 > 器件类别 > 存储 > 存储

V58C2256164SXT7

DDR DRAM, 16MX16, 0.75ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66

器件类别:存储    存储   

厂商名称:Mosel Vitelic Corporation ( MVC )

厂商官网:http://www.moselvitelic.com

下载文档
器件参数
参数名称
属性值
厂商名称
Mosel Vitelic Corporation ( MVC )
零件包装代码
TSOP2
包装说明
TSOP2,
针数
66
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
FOUR BANK PAGE BURST
最长访问时间
0.75 ns
其他特性
AUTO/SELF REFRESH
JESD-30 代码
R-PDSO-G66
长度
22.22 mm
内存密度
268435456 bit
内存集成电路类型
DDR DRAM
内存宽度
16
功能数量
1
端口数量
1
端子数量
66
字数
16777216 words
字数代码
16000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
16MX16
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP2
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
认证状态
Not Qualified
座面最大高度
1.2 mm
自我刷新
YES
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
宽度
10.16 mm
Base Number Matches
1
文档预览
V58C2256(804/404/164)S
HIGH PERFORMANCE
2.5 VOLT 256 Mbit DDR SDRAM
4 BANKS X 8Mbit X 8 (804)
4 BANKS X 4Mbit X 16 (164)
4 BANKS X 16Mbit X 4 (404)
6
DDR333B
7
DDR266A
7.5ns
7ns
143 MHz
75
DDR266B
10 ns
7.5 ns
133 MHz
PRELIMINARY
Features
High speed data transfer rates with system
frequency up to 166 MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 66-pin 400 mil TSOP or 60 Ball SOC
BGA
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and
output data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with
CK transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V
QFC options for FET control. x4 parts.
*Note: DDR 333B Supports PC2700 module with 2.5-3-3 timing
DDR 266A Supports PC2100 module with 2-2-2 timing
DDR 266B Supports PC2100 module with 2.5-3-3 timing
DDR 200 Supports PC1600 module with 2-2-2 timing
CILETIV LESO M
8
DDR200
10 ns
8 ns
125 MHz
Clock Cycle Time (t
CK2
)
Clock Cycle Time (t
CK2.5
)
System Frequency (f
CK max
)
7.5 ns
6 ns
166 MHz
Description
The V58C2256(804/404/164)S is a four bank
DDR DRAM organized as 4 banks x 8Mbit x 8 (804),
4 banks x 4Mbit x 16 (164), or 4 banks x 16Mbit x 4
(404). The V58C2256(804/404/164)S achieves high
speed data transfer rates by employing a chip archi-
tecture that prefetches multiple bits and then syn-
chronizes the output data to a system clock.
All of the control, address, circuits are synchro-
nized with the positive edge of an externally sup-
plied clock. I/O transactions are ocurring on both
edges of DQS.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at a higher rate than is possible with standard
DRAMs. A sequential and gapless data rate is pos-
sible depending on burst length, CAS latency and
speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
Package Outline
JEDEC 66 TSOP II
60 SOC BGA
CK Cycle Time (ns)
-6
Power
-8
-7
-75
Std.
L
Temperature
Mark
Blank
V58C2256(804/404/164)S Rev.1.4 October 2002
1
V58C2256(804/404/164)S
CILETIV LESO M
60-Ball SOC BGA PIN OUT
(x4)
1
VSSQ
NC
NC
NC
NC
VREF
2
NC
VDDQ
VSSQ
VDDQ
VSSQ
VSS
CK
A12
A11
A8
A6
A4
3
VSS
DQ3
NC
DQ2
DQS
DM
CK
CKE
A9
A7
A5
VSS
A
B
C
D
E
F
G
H
J
K
L
M
7
VDD
DQ0
NC
DQ1
NC
NC
WE
RAS
BA1
A0
A2
VDD
8
NC
VSSQ
VDDQ
VSSQ
VDDQ
VDD
CAS
CS
BA0
A10/AP
A1
A3
9
VDDQ
NC
NC
NC
NC
NC
(x8)
1
VSSQ
NC
NC
NC
NC
VREF
2
DQ7
VDDQ
VSSQ
VDDQ
VSSQ
VSS
CK
A12
A11
A8
A6
A4
3
VSS
DQ6
DQ5
DQ4
DQS
DM
CK
CKE
A9
A7
A5
VSS
A
B
C
D
E
F
G
H
J
K
L
M
7
VDD
DQ1
DQ2
DQ3
NC
NC
WE
RAS
BA1
A0
A2
VDD
8
DQ0
VSSQ
VDDQ
VSSQ
VDDQ
VDD
CAS
CS
BA0
A10/AP
A1
A3
9
VDDQ
NC
NC
NC
NC
NC
X4 Device Ball Pattern
X8 Device Ball Pattern
(x16)
1
2
DQ15
VDDQ
VSSQ
VDDQ
VSSQ
VSS
CK
A12
A11
A8
A6
A4
3
VSS
DQ13
DQ11
DQ9
UDQS
UDM
CK
CKE
A9
A7
A5
VSS
A
B
C
D
E
F
G
H
J
K
L
M
7
VDD
DQ2
DQ4
DQ6
8
DQ0
VSSQ
VDDQ
VSSQ
9
PIN A1 INDEX
VDDQ
DQ1
DQ3
DQ5
DQ7
NC
VSSQ
DQ14
DQ12
DQ10
DQ8
VREF
1
2
3
A
B
C
D
E
F
G
H
J
K
L
M
7
8
9
LDQS VDDQ
LDM
WE
RAS
BA1
A0
A2
VDD
VDD
CAS
CS
BA0
A10/AP
A1
A3
X16 Device Ball Pattern
TOP VIEW
(See the ball through the package)
V58C2256(804/404/164)S Rev. 1.4 October 2002
2
V58C2256(804/404/164)S
66 Pin Plastic TSOP-II
PIN CONFIGURATION
Top View
8Mb x 16
16Mb x 8
32Mb x 4
Pin Names
CK, CK
CKE
CS
RAS
CAS
WE
DQS (UDQS, LDQS)
A
0
–A
12
BA0, BA1
Differential Clock Input
Clock Enable
Chip Select
Row Address Strobe
Column Address Strobe
Write Enable
Data Strobe (Bidirectional)
Address Inputs
Bank Select
DQ’s
DM (UDM, LDM)
V
DD
V
SS
V
DDQ
V
SSQ
NC
VREF
QFC
Data Input/Output
Data Mask
Power (+2.5V)
Ground
Power for I/O’s (+2.5V)
Ground for I/O’s
Not connected
Reference Voltage for Inputs
FET Control
CILETIV LESO M
V
DD
DQ
0
V
DDQ
DQ
1
DQ
2
V
SSQ
DQ
3
DQ
4
V
DDQ
DQ
5
DQ
6
V
SSQ
DQ
7
NC
V
DDQ
LDQS
NC
V
DD
V
DD
DQ
0
V
DDQ
NC
DQ
1
V
SSQ
NC
DQ
2
V
DDQ
NC
DQ
3
V
SSQ
NC
NC
V
DDQ
NC
NC
V
DD
V
DD
NC
V
DDQ
NC
DQ
0
V
SSQ
NC
NC
V
DDQ
NC
DQ
1
V
SSQ
NC
NC
V
DDQ
NC
NC
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
66 PIN TSOP (II)
13
(400mil x 875 mil)
14
15
Bank Address
BA0-BA1
16
17
Row Address
18
A0-A12
19
20
Auto Precharge
A10
21
22
23
24
25
26
27
28
29
30
31
32
33
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
V
SS
NC
V
SSQ
NC
DQ
3
V
DDQ
NC
NC
V
SSQ
NC
DQ
2
V
DDQ
NC
NC
V
SSQ
DQS
NC
V
REF
V
SS
DM
CK
CK
CKE
NC
A
12
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
V
SS
DQ
7
V
SSQ
NC
DQ
5
V
DDQ
NC
DQ
5
V
SSQ
NC
DQ
4
V
DDQ
NC
NC
V
SSQ
DQS
NC
V
REF
V
SS
DM
CK
CK
CKE
NC
A
12
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
V
SS
DQ
15
V
SSQ
DQ
14
DQ
13
V
DDQ
DQ
12
DQ
11
V
SSQ
DQ
10
DQ
9
V
DDQ
DQ
8
NC
V
SSQ
UDQS
NC
V
REF
V
SS
UDM
CK
CK
CKE
NC
A
12
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
QFC/NC QFC/NC QFC/NC
NC
NC
LDM
WE
CAS
RAS
CS
NC
BA
0
BA
1
AP/A
10
A
0
A
1
A
2
A
3
V
DD
WE
CAS
RAS
CS
NC
BA
0
BA
1
AP/A
10
A
0
A
1
A
2
A
3
V
DD
WE
CAS
RAS
CS
NC
BA
0
BA
1
AP/A
10
A
0
A
1
A
2
A
3
V
DD
V58C2256(804/404/164)S Rev. 1.4 October 2002
3
V58C2256(804/404/164)S
Column decoder
Sense amplifier & I(O) bus
Column decoder
Sense amplifier & I(O) bus
Column decoder
Sense amplifier & I(O) bus
Bank 0
Bank 1
Bank 2
Column decoder
Sense amplifier & I(O) bus
CKE
CK, CK
DLL
Strobe
Gen.
Data Strobe
DQS
V58C2256(804/404/164)S Rev. 1.4 October 2002
4
QFC
CAS
RAS
WE
DM
CK
CK
CS
CILETIV LESO M
V
MOSEL VITELIC
MANUFACTURED
58
C
2 256(80/40/16) 4
S
X T XX
DDR SDRAM
CMOS
2.5V
256Mb, 8K Refresh
x8, x4, x16
4 Banks
SSTL
SPEED
6 (133MHz@CL2.5))
7 (143MHz@CL2.5))
75(133MHz@CL2.5)
8 (125MHz@CL2.5)
COMPONENT
PACKAGE, T = TSOP S=SOC BGA
COMPONENT
REV LEVEL A=0.14u
Block Diagram
Column Addresses
64M x 4
Row Addresses
A0 - A12, BA0, BA1
A0 - A9, A11, AP, BA0, BA1
Column address
counter
Column address
buffer
Row address
buffer
Refresh Counter
Row decoder
Memory array
Row decoder
Memory array
Row decoder
Memory array
Row decoder
Memory array
Bank 3
8192 x 1024
x8
8192 x 1024
x8
8192 x 1024
x8
8192 x 1024
x8
Input buffer
Output buffer
Control logic & timing generator
DQ
0
-DQ
3
V58C2256(804/404/164)S
Block Diagram
Column Addresses
Column decoder
Sense amplifier & I(O) bus
Column decoder
Sense amplifier & I(O) bus
Column decoder
Sense amplifier & I(O) bus
Bank 0
Bank 1
Bank 2
Column decoder
Sense amplifier & I(O) bus
CKE
RAS
CK, CK
DLL
Strobe
Gen.
Data Strobe
DQS
V58C2256(804/404/164)S Rev. 1.4 October 2002
5
QFC
CAS
WE
DM
CK
CK
CS
CILETIV LESO M
32M x 8
Row Addresses
A0 - A12, BA0, BA1
A0 - A9, AP, BA0, BA1
Column address
counter
Column address
buffer
Row address
buffer
Refresh Counter
Row decoder
Memory array
Row decoder
Memory array
Row decoder
Memory array
Row decoder
Memory array
Bank 3
8192 x 512
x 16 bit
8192 x 512
x 16 bit
8192 x 512
x 16bit
8192 x 512
x 16bit
Input buffer
Output buffer
Control logic & timing generator
DQ
0
-DQ
7
查看更多>
参数对比
与V58C2256164SXT7相近的元器件有:V58C2256164SXT75、V58C2256804SXT75、V58C2256404SXT6、V58C2256404SXT7、V58C2256804SXT8、V58C2256164SXT6。描述及对比如下:
型号 V58C2256164SXT7 V58C2256164SXT75 V58C2256804SXT75 V58C2256404SXT6 V58C2256404SXT7 V58C2256804SXT8 V58C2256164SXT6
描述 DDR DRAM, 16MX16, 0.75ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66 DDR DRAM, 16MX16, 0.75ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66 DDR DRAM, 32MX8, 0.75ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66 DDR DRAM, 64MX4, 0.7ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66 DDR DRAM, 64MX4, 0.75ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66 DDR DRAM, 32MX8, 0.8ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66 DDR DRAM, 16MX16, 0.7ns, CMOS, PDSO66, 0.400 X 0.875 INCH, PLASTIC, TSOP2-66
零件包装代码 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2
包装说明 TSOP2, TSOP2, TSOP2, TSOP2, TSOP2, TSOP2, TSOP2,
针数 66 66 66 66 66 66 66
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 0.75 ns 0.75 ns 0.75 ns 0.7 ns 0.75 ns 0.8 ns 0.7 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
JESD-30 代码 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66
长度 22.22 mm 22.22 mm 22.22 mm 22.22 mm 22.22 mm 22.22 mm 22.22 mm
内存密度 268435456 bit 268435456 bit 268435456 bit 268435456 bit 268435456 bit 268435456 bit 268435456 bit
内存集成电路类型 DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM DDR DRAM
内存宽度 16 16 8 4 4 8 16
功能数量 1 1 1 1 1 1 1
端口数量 1 1 1 1 1 1 1
端子数量 66 66 66 66 66 66 66
字数 16777216 words 16777216 words 33554432 words 67108864 words 67108864 words 33554432 words 16777216 words
字数代码 16000000 16000000 32000000 64000000 64000000 32000000 16000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
组织 16MX16 16MX16 32MX8 64MX4 64MX4 32MX8 16MX16
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2 TSOP2
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm
自我刷新 YES YES YES YES YES YES YES
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm 0.65 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL DUAL
宽度 10.16 mm 10.16 mm 10.16 mm 10.16 mm 10.16 mm 10.16 mm 10.16 mm
厂商名称 Mosel Vitelic Corporation ( MVC ) Mosel Vitelic Corporation ( MVC ) Mosel Vitelic Corporation ( MVC ) - - Mosel Vitelic Corporation ( MVC ) Mosel Vitelic Corporation ( MVC )
Base Number Matches 1 1 1 1 1 - -
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消