首页 > 器件类别 > 电源/电源管理 > 电源电路

X5649S14-2.7A

Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14

器件类别:电源/电源管理    电源电路   

厂商名称:Xicor Inc

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Xicor Inc
包装说明
PLASTIC, SOIC-14
Reach Compliance Code
unknown
可调阈值
YES
模拟集成电路 - 其他类型
POWER SUPPLY MANAGEMENT CIRCUIT
JESD-30 代码
R-PDSO-G14
JESD-609代码
e0
长度
8.65 mm
信道数量
1
功能数量
1
端子数量
14
最高工作温度
70 °C
最低工作温度
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
认证状态
Not Qualified
座面最大高度
1.75 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
2.7 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
宽度
3.9 mm
Base Number Matches
1
文档预览
Replaces X25648/X25649
X5648/X5649
CPU Supervisor with 64Kbit SPI EEPROM
FEATURES
• Low V
CC
detection and reset assertion
—Five standard reset threshold voltages
—Re-program low V
CC
reset threshold voltage
using special programming sequence
—Reset signal valid to V
CC
= 1V
• Long battery life with low power consumption
—<50µA max standby current, watchdog on
—<1µA max standby current, watchdog off
—<400µA max active current during read
• 64Kbits of EEPROM
• Built-in inadvertent write protection
—Power-up/power-down protection circuitry
—Protect 0, 1/4, 1/2 or all of EEPROM array with
Block Lock
protection
—In circuit programmable ROM mode
• 2MHz SPI interface modes (0,0 & 1,1)
• Minimize EEPROM programming time
—32-byte page write mode
—Self-timed write cycle
—5ms write cycle time (typical)
• 2.7V to 5.5V and 4.5V to 5.5V power supply
operation
• Available packages
—14-lead SOIC, 8-lead PDIP
BLOCK DIAGRAM
WP
SI
SO
SCK
CS
Data
Register
Command
Decode &
Control
Logic
Protect Logic
Status
Register
EEPROM Array
16Kbits
16Kbits
32Kbits
DESCRIPTION
These devices combine three popular functions, Power-
on Reset Control, Supply Voltage Supervision, and
Block Lock Protect Serial EEPROM Memory in one
package. This combination lowers system cost, reduces
board space requirements, and increases reliability.
Applying power to the device activates the power on
reset circuit which holds RESET/RESET active for a
period of time. This allows the power supply and oscilla-
tor to stabilize before the processor can execute code.
The device’s low V
CC
detection circuitry protects the
user’s system from low voltage conditions by holding
RESET/RESET active when V
CC
falls below a minimum
V
CC
trip point. RESET/RESET remains asserted until
V
CC
returns to proper operating level and stabilizes. Five
industry standard V
TRIP
thresholds are available,
however, Xicor’s unique circuits allow the threshold to be
reprogrammed to meet custom requirements or to fine-
tune the threshold in applications requiring higher
precision.
Reset
Timebase
RESET/RESET
V
CC
V
TRIP
+
-
Power On and
Low Voltage
Reset
Generation
X5648 = RESET
X5649 = RESET
REV 1.1.2 4/23/01
www.xicor.com
Characteristics subject to change without notice.
1 of 18
X5648/X5649
PIN CONFIGURATION
14-Lead SOIC
8-Lead PDIP
CS
SO
WP
V
SS
1
2
3
4
X5643/45
8
7
6
5
V
CC
RESET/RESET
SCK
SI
NC
CS
CS
SO
WP
V
SS
NC
1
2
3
4
5
6
7
X5643/45
14
13
12
11
10
9
8
NC
V
CC
V
CC
RESET/RESET
SCK
SI
NC
PIN DESCRIPTION
Pin
(PDIP)
1
Pin
(SOIC)
2-3
Name
CS
Function
Chip Select Input.
CS HIGH, deselects the device and the SO output pin is at
a high impedance state. Unless a nonvolatile write cycle is underway, the device
will be in the standby power mode. CS LOW enables the device, placing it in the
active power mode. Prior to the start of any operation after power up, a HIGH to
LOW transition on CS is required.
Serial Output.
SO is a push/pull serial data output pin. A read cycle shifts data
out on this pin. The falling edge of the serial clock (SCK) clocks the data out.
Serial Input.
SI is a serial data input pin. Input all opcodes, byte addresses, and
memory data on this pin. The rising edge of the serial clock (SCK) latches the input
data. Send all opcodes (Table 1), addresses and data MSB first.
Serial Clock.
The serial clock controls the serial bus timing for data input and out-
put. The rising edge of SCK latches in the opcode, address, or data bits present
on the SI pin. The falling edge of SCK changes the data output on the SO pin.
Write Protect.
The WP pin works in conjunction with a nonvolatile WPEN bit to
“lock” the setting of the watchdog timer control and the memory write protect bits.
Ground
Supply Voltage
Reset Output
. RESET/RESET is an active LOW/HIGH, open drain output
which goes active whenever V
CC
falls below the minimum V
CC
sense level. It
will remain active until V
CC
rises above the minimum V
CC
sense level for
200ms. RESET/RESET goes active if the watchdog timer is enabled and CS
remains either HIGH or LOW longer than the selectable watchdog time out pe-
riod. A falling edge of CS will reset the watchdog timer. RESET/RESET goes
active on power up at about 1V and remains active for 200ms after the power
supply stabilizes.
No internal connections
2
5
4
9
SO
SI
6
10
SCK
3
4
8
7
5
6
12, 13
11
WP
V
SS
V
CC
RESET/
RESET
1, 7, 8, 14
NC
REV 1.1.2 4/23/01
www.xicor.com
Characteristics subject to change without notice.
2 of 18
X5648/X5649
PRINCIPLES OF OPERATION
Power On Reset
Application of power to the X5648/X5649 activates a
power on reset circuit. This circuit goes active at about
1V and pulls the RESET/RESET pin active. This signal
prevents the system microprocessor from starting to
operate with insufficient voltage or prior to stabilization
of the oscillator. When V
CC
exceeds the device V
TRIP
value for 200ms (nominal) the circuit releases RESET/
RESET, allowing the processor to begin executing code.
Low Voltage Monitoring
During operation, the X5648/X5649 monitors the V
CC
level and asserts RESET/RESET if supply voltage falls
below a preset minimum V
TRIP
. The RESET/RESET
signal prevents the microprocessor from operating in a
power fail or brownout condition. The RESET/RESET
signal remains active until the voltage drops below 1V.
It also remains active until V
CC
returns and exceeds
V
TRIP
for 200ms.
V
CC
Threshold Reset Procedure
The X5648/X5649 has a standard V
CC
threshold
(V
TRIP
) voltage. This value will not change over normal
operating and storage conditions. However, in applica-
tions where the standard V
TRIP
is not exactly right, or
for higher precision in the V
TRIP
value, the X5648/
X5649 threshold may be adjusted.
Setting the V
TRIP
Voltage
This procedure sets the V
TRIP
to a higher voltage
value. For example, if the current V
TRIP
is 4.4V and the
new V
TRIP
is 4.6V, this procedure directly makes the
change. If the new setting is lower than the current set-
ting, then it is necessary to reset the trip point before
setting the new value.
To set the new V
TRIP
voltage, apply the desired V
TRIP
threshold to the Vcc pin and tie the CS pin and the WP
pin HIGH. RESET/RESET and SO pins are left uncon-
nected. Then apply the programming voltage V
P
to
both SCK and SI and pulse CS LOW then HIGH.
Remove V
P
and the sequence is complete.
Figure 1. Set V
TRIP
Voltage
CS
V
P
SCK
V
P
SI
Resetting the V
TRIP
Voltage
This procedure sets the V
TRIP
to a “native” voltage
level. For example, if the current V
TRIP
is 4.4V and the
V
TRIP
is reset, the new V
TRIP
is something less than
1.7V. This procedure must be used to set the voltage to
a lower value.
To reset the V
TRIP
voltage, apply a voltage between
2.7 and 5.5V to the V
CC
pin. Tie the CS pin, the WP
pin, and the SCK pin HIGH. RESET/RESET and SO
pins are left unconnected. Then apply the program-
ming voltage V
P
to the SI pin ONLY and pulse CS LOW
then HIGH. Remove V
P
and the sequence is complete.
Figure 2. Reset V
TRIP
Voltage
CS
V
CC
SCK
V
P
SI
REV 1.1.2 4/23/01
www.xicor.com
Characteristics subject to change without notice.
3 of 18
X5648/X5649
Figure 3. V
TRIP
Programming Sequence Flow Chart
V
TRIP
Programming
Execute
Reset V
TRIP
Sequence
Set V
CC
= V
CC
Applied =
Desired V
TRIP
New V
CC
Applied =
Old V
CC
Applied + Error
Execute
Set V
TRIP
Sequence
New V
CC
Applied =
Old V
CC
Applied - Error
Apply 5V to V
CC
Execute
Reset V
TRIP
Sequence
Decrement V
CC
(V
CC
= V
CC
- 10mV)
NO
RESET pin
goes active?
YES
Error
Emax
Measured V
TRIP
-
Desired V
TRIP
Error < Emax
Error > Emax
Emax = Maximum Desired Error
DONE
REV 1.1.2 4/23/01
www.xicor.com
Characteristics subject to change without notice.
4 of 18
X5648/X5649
Figure 4. Sample V
TRIP
Reset Circuit
V
P
4.7K
1
8
2
7
X5648/49
3
6
4
5
NC
NC
4.7K
RESET
NC
V
TRIP
Adj.
Program
+
10K
10K
Reset V
TRIP
Test V
TRIP
Set V
TRIP
SPI SERIAL MEMORY
The memory portion of the device is a CMOS serial
EEPROM array with Xicor’s block lock protection. The
array is internally organized as x 8. The device features
a Serial Peripheral Interface (SPI) and software proto-
col allowing operation on a simple four-wire bus.
The device utilizes Xicor’s proprietary Direct Write
cell, providing a minimum endurance of 100,000 cycles
and a minimum data retention of 100 years.
The device is designed to interface directly with the
synchronous Serial Peripheral Interface (SPI) of many
popular microcontroller families. It contains an 8-bit
instruction register that is accessed via the SI input,
with data being clocked in on the rising edge of SCK.
CS must be LOW during the entire operation.
All instructions (Table 1), addresses and data are trans-
ferred MSB first. Data input on the SI line is latched on
the first rising edge of SCK after CS goes LOW. Data is
output on the SO line by the falling edge of SCK. SCK is
static, allowing the user to stop the clock and then start it
again to resume operations where left off.
Table 1. Instruction Set
Instruction Name
WREN
SFLB
WRDI/RFLB
RSDR
WRSR
READ
WRITE
Note:
Write Enable Latch
The device contains a write enable latch. This latch
must be SET before a write operation is initiated. The
WREN instruction will set the latch and the WRDI
instruction will reset the latch (Figure 3). This latch is
automatically reset upon a power-up condition and
after the completion of a valid write cycle.
Status Register
The RDSR instruction provides access to the status
register. The status register may be read at any time,
even during a write cycle. The status register is format-
ted as follows:
7
WPEN
6
FLB
5
0
4
0
3
BL1
2
BL0
1
WEL
0
WIP
The Write-In-Progress (WIP) bit is a volatile, read only
bit and indicates whether the device is busy with an
internal nonvolatile write operation. The WIP bit is read
using the RDSR instruction. When set to a “1”, a non-
volatile write operation is in progress. When set to a
“0”, no write is in progress.
Operation
Instruction Format*
0000 0110
0000 0000
0000 0100
0000 0101
0000 0001
0000 0011
0000 0010
Set flag bit
Set the write enable latch (enable write operations)
Reset the write enable latch/reset flag bit
Read status register
Write status register (watchdog, block lock, WPEN & flag bits)
Read data from memory array beginning at selected address
Write data to memory array beginning at selected address
*Instructions are shown MSB in leftmost position. Instructions are transferred MSB first.
REV 1.1.2 4/23/01
www.xicor.com
Characteristics subject to change without notice.
5 of 18
查看更多>
参数对比
与X5649S14-2.7A相近的元器件有:X5649S14T1、X5649S14-2.7、X5649S14-2.7T1、X5649S14IT1、X5649S14I-4.5A、X5648S14T1、X5649P-4.5A。描述及对比如下:
型号 X5649S14-2.7A X5649S14T1 X5649S14-2.7 X5649S14-2.7T1 X5649S14IT1 X5649S14I-4.5A X5648S14T1 X5649P-4.5A
描述 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDSO14, PLASTIC, SOIC-14 Power Supply Management Circuit, Adjustable, 1 Channel, CMOS, PDIP8, PLASTIC, DIP-8
包装说明 PLASTIC, SOIC-14 PLASTIC, SOIC-14 PLASTIC, SOIC-14 PLASTIC, SOIC-14 PLASTIC, SOIC-14 PLASTIC, SOIC-14 PLASTIC, SOIC-14 PLASTIC, DIP-8
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown
可调阈值 YES YES YES YES YES YES YES YES
模拟集成电路 - 其他类型 POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT POWER SUPPLY MANAGEMENT CIRCUIT
JESD-30 代码 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDSO-G14 R-PDIP-T8
长度 8.65 mm 8.65 mm 8.65 mm 8.65 mm 8.65 mm 8.65 mm 8.65 mm 10.03 mm
信道数量 1 1 1 1 1 1 1 1
功能数量 1 1 1 1 1 1 1 1
端子数量 14 14 14 14 14 14 14 8
最高工作温度 70 °C 70 °C 70 °C 70 °C 85 °C 85 °C 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP SOP SOP SOP SOP SOP DIP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE IN-LINE
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.75 mm 1.75 mm 1.75 mm 1.75 mm 1.75 mm 1.75 mm 1.75 mm 4.32 mm
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 2.7 V 4.5 V 2.7 V 2.7 V 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES YES YES NO
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING THROUGH-HOLE
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 2.54 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL DUAL DUAL
宽度 3.9 mm 3.9 mm 3.9 mm 3.9 mm 3.9 mm 3.9 mm 3.9 mm 7.62 mm
厂商名称 Xicor Inc Xicor Inc Xicor Inc Xicor Inc Xicor Inc Xicor Inc - Xicor Inc
Base Number Matches 1 1 1 1 1 1 1 -
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消