首页 > 器件类别 > 存储 > 存储

70125L45J

Dual-Port SRAM, 2KX9, 45ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52

器件类别:存储    存储   

厂商名称:IDT (Integrated Device Technology)

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
LCC
包装说明
QCCJ, LDCC52,.8SQ
针数
52
Reach Compliance Code
not_compliant
ECCN代码
EAR99
最长访问时间
45 ns
I/O 类型
COMMON
JESD-30 代码
S-PQCC-J52
JESD-609代码
e0
长度
19.1262 mm
内存密度
18432 bit
内存集成电路类型
DUAL-PORT SRAM
内存宽度
9
湿度敏感等级
1
功能数量
1
端口数量
2
端子数量
52
字数
2048 words
字数代码
2000
工作模式
ASYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
2KX9
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
QCCJ
封装等效代码
LDCC52,.8SQ
封装形状
SQUARE
封装形式
CHIP CARRIER
并行/串行
PARALLEL
峰值回流温度(摄氏度)
225
电源
5 V
认证状态
Not Qualified
座面最大高度
4.57 mm
最大待机电流
0.015 A
最小待机电流
2 V
最大压摆率
0.205 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn85Pb15)
端子形式
J BEND
端子节距
1.27 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
30
宽度
19.1262 mm
Base Number Matches
1
文档预览
HIGH-SPEED
2K x 9 DUAL-PORT
STATIC RAM
WITH BUSY & INTERRUPT
Features
IDT70121S/L
IDT70125S/L
High-speed access
– Commercial: 25/35/45/55ns (max.)
– Industrial: 35ns (max.)
Low-power operation
– IDT70121/70125S
Active: 675mW (typ.)
Standby: 5mW (typ.)
– IDT70121/70125L
Active: 675mW (typ.)
Standby: 1mW (typ.)
Fully asychronous operation from either port
MASTER IDT70121 easily expands data bus width to 18 bits or
more using SLAVE IDT70125 chip
On-chip port arbitration logic (IDT70121 only)
BUSY
output flag on Master;
BUSY
input on Slave
INT
flag for port-to-port communication
Battery backup operation—2V data retention
TTL-compatible, signal 5V (±10%) power supply
Available in 52-pin PLCC
Industrial temperature range (–40°C to +85°C) is available for
selected speeds
Green parts available, see ordering information
Functional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
8L
I/O
Control
BUSY
L
A
10L
A
0L
(1,2)
I/O
0R
-I/O
8R
I/O
Control
BUSY
R
Address
Decoder
11
(1,2)
MEMORY
ARRAY
11
Address
Decoder
A
10R
A
0R
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
LOGIC
CE
R
OE
R
R/W
R
INT
L
(2)
INT
R
2654 drw 01
(2)
NOTES:
1. 70121 (MASTER):
BUSY
is non-tri-stated push-pull output.
70125 (SLAVE):
BUSY
is input.
2.
INT
is non-tri-stated push-pull output.
OCTOBER 2008
1
©2008 Integrated Device Technology, Inc.
DSC 2654/11
IDT70121/IDT70125
High-Speed 2K x 9 Dual-Port Static RAM with Busy & Interrupt
Industrial and Commercial Temperature Ranges
Description
The IDT70121/IDT70125 are high-speed 2K x 9 Dual-Port Static
RAMs. The IDT70121 is designed to be used as a stand-alone 9-bit Dual-
Port RAM or as a “MASTER” Dual-Port RAM together with the IDT70125
“SLAVE” Dual-Port in 18-bit-or-more word width systems. Using the IDT
MASTER/SLAVE Dual-Port RAM approach in 18-bit-or-wider memory
system applications results in full-speed, error-free operation without the
need for additional discrete logic.
Both devices provide two independent ports with separate control,
address, and I/O pins that permit independent, asynchronous access for
reads or writes to any location in memory. An automatic power-down
feature, controlled by
CE,
permits the on-chip circuitry of each port to enter
a very low standby power mode.
The IDT70121/IDT70125 utilizes a 9-bit wide data path to allow for
Data/Control and parity bits at the user’s option. This feature is especially
useful in data communications applications where it is necessary to use a
parity bit for transmission/reception error checking.
Fabricated using IDT’s CMOS high-performance technology, these
devices typically operate on only 675mW of power. Low-power (L)
versions offer battery backup data retention capability with each port
typically consuming 200µW from a 2V battery.
The IDT70121/IDT70125 devices are packaged in a 52-pin PLCC.
Pin Configurations
(1,2,3)
A
0L
OE
L
A
10L
INT
L
BUSY
L
R/W
L
CE
L
V
CC
CE
R
R/W
R
BUSY
R
INT
R
A
10R
51
52
50
7
6
5
49
48
47
3
4
2
46
45
44
43
05/27/04
INDEX
21
22
23
24
25
26
27
28
29
30
31
32
33
A
1L
A
2L
A
3L
A
4L
A
5L
A
6L
A
7L
A
8L
A
9L
I/O
0L
I/O
1L
I/O
2L
I/O
3L
8
9
10
11
12
13
14
15
16
17
18
19
20
IDT70121/125J
J52-1
(4)
52-Pin PLCC
Top View
(5)
42
41
40
39
38
37
36
35
34
OE
R
A
0R
A
1R
A
2R
A
3R
A
4R
A
5R
A
6R
A
7R
A
8R
A
9R
I/O
8R
I/O
7R
.
I/O
4L
I/O
5L
I/O
6L
I/O
7L
I/O
8L
GND
I/O
0R
I/O
1R
I/O
2R
I/O
3R
I/O
4R
I/O
5R
I/O
6R
NOTES:
1. All V
CC
pins must be connected to power supply.
2. All GND pins must be connected to ground supply.
3. Package body is approximately .75 in x .75 in x .17 in.
4. This package code is used to reference the package diagram.
5. This text does not indicate orientation of the actual part-marking.
1
2654 drw 02
2
6.42
IDT70121/IDT70125
High-Speed 2K x 9 Dual-Port Static RAM with Busy & Interrupt
Industrial and Commercial Temperature Ranges
Absolute Maximum Ratings
(1)
Symbol
V
TERM
(2)
Rating
Terminal Voltage
with Respect
to GND
Temperature
Under Bias
Storage
Temperature
DC Output
Current
Commercial
& Industrial
-0.5 to +7.0
Unit
V
Recommended DC
Operating Conditions
Symbol
V
CC
GND
Parameter
Supply Voltage
Ground
Input High Voltage
Input Low Voltage
Min.
4.5
0
2.2
-0.5
(1)
Typ.
5.0
0
____
Max.
5.5
0
6.0
(2)
0.8
Unit
V
V
V
V
2654 tbl 03
T
BIAS
T
STG
I
OUT
-55 to +125
-65 to +150
50
o
C
C
V
IH
V
IL
____
o
mA
2654 tbl 01
NOTES:
1. V
IL
> -1.5V for pulse width less than 10ns.
2. V
TERM
must not exceed Vcc + 10%.
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated
in the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliabilty.
2. V
TERM
must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns
maximum, and is limited to < 20mA for the period of V
TERM
> V
cc
+ 10%.
Capacitance
(T
A
= +25°C, f = 1.0MHz)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Output Capacitance
Conditions
(1)
V
IN
= 3dV
V
OUT
= 3dV
Max.
9
10
Unit
pF
pF
2654 tbl 04
Maximum Operating Temperature
and Supply Voltage
(1)
Grade
Commercial
Industrial
Ambient
Temperature
0
O
C to +70
O
C
-40
O
C to +85
O
C
GND
0V
0V
Vcc
5.0V
+
10%
5.0V
+
10%
2654 tbl 02
NOTE:
1. This parameter is determined by device characterization but is not production
tested.
NOTES:
1. This is the parameter T
A
. This is the "instant on" case temperature.
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range
(V
CC
= 5.0V ± 10%)
70121S
70125S
Symbol
|I
LI
|
|I
LO
|
V
OL
V
OH
Parameter
Input Leakage Current
(1)
Output Leakage Current
Output Low Voltage
Output High Voltage
Test Conditions
V
CC
= 5.5V, V
IN
= 0V to V
CC
V
CC
= 5.5V,
CE
= V
IH
, V
OUT
= 0V to V
CC
I
OL
= +4mA
I
OH
= -4mA
Min.
___
70121L
70125L
Max.
10
10
0.4
___
Min.
___
Max.
5
5
0.4
___
Unit
µA
µA
V
V
2654 tbl 05
___
___
___
___
2.4
2.4
NOTE:
1. At Vcc < 2.0V leakages are undefined.
3
IDT70121/IDT70125
High-Speed 2K x 9 Dual-Port Static RAM with Busy & Interrupt
Industrial and Commercial Temperature Ranges
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range
(1,4)
(V
CC
= 5V ± 10%)
70121X25
70125X25
Com'l Only
Symbol
I
CC
Parameter
Dynamic Operating Current
(Both Ports Active)
Test Condition
CE
= V
IL
, Outputs Disabled
f = f
MAX
(2)
Version
COM'L
IND
COM'L
IND
COM'L
IND
I
SB3
Full Standby Current (Both Ports
- CMOS Level Inputs)
CE
"A"
and
CE
"B"
> V
CC
- 0.2V
V
IN
> V
CC
- 0.2V or
VIN < 0.2V, f = 0
(3)
COM'L
IND
COM'L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
Typ.
135
135
___
___
70121X35
70125X35
Com'l
& Ind
Typ.
135
135
135
135
30
30
30
30
80
80
80
80
1.0
0.2
1.0
0.2
70
70
70
70
Max.
250
210
275
250
65
45
80
65
165
135
190
165
15
5
15
5
160
130
185
160
2654 tbl 06a
Max.
260
220
___
___
Unit
mA
I
SB1
Standby Current
(Both Ports - TTL Level Inputs)
CE
"A"
=
CE
"B"
= V
IH
f = f
MAX
(2)
30
30
___
___
65
45
___
___
mA
I
SB2
Standby Current
(One Port - TTL Level Inputs)
CE
"A"
= V
IL
and
CE
"B"
= V
IH
(5)
Active Port Outputs Disabled,
f=f
MAX
(2)
80
80
___
___
175
145
___
___
mA
1.0
0.2
___
___
15
5
___
___
mA
I
SB4
Full Standby Current
(One Port - CMOS Level Inputs)
CE
"A"
< 0.2V and
CE
"B"
> V
CC
- 0.2V
(5)
V
IN
> V
CC
- 0.2V or V
IN
< 0.2V
Active Port Outputs Disabled,
f = f
MAX
(2)
70
70
___
___
170
140
___
___
mA
IND
70121X45
70125X45
Com'l Only
Symbol
I
CC
Parameter
Dynamic Operating Current
(Both Ports Active)
Test Condition
CE
= V
IL
, Outputs Disabled
f = f
MAX
(2)
Version
COM'L
IND
COM'L
IND
COM'L
IND
I
SB3
Full Standby Current
(Both Ports - CMOS Level
Inputs)
CE
"A"
and
CE
"B"
> V
CC
- 0.2V
V
IN
> V
CC
- 0.2V or
V
IN
< 0.2V, f = 0
(3)
COM'L
IND
COM'L
IND
S
L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
S
L
Typ.
135
135
___
___
70121X55
70125X55
Com'l Only
Typ.
135
135
___
___
Max.
245
205
___
___
Max.
240
200
___
___
Unit
mA
I
SB1
Standby Current
(Both Ports - TTL Level Inputs)
CE
"A"
=
CE
"B"
= V
IH
f = f
MAX
(2)
30
30
___
___
65
45
___
___
30
30
___
___
65
45
___
___
mA
I
SB2
Standby Current
(One Port - TTL Level Inputs)
CE
"A"
= V
IL
and
CE
"B"
= V
IH
(5)
Active Port Outputs Disabled,
f=f
MAX
(2)
80
80
___
___
160
130
___
___
80
80
___
___
155
125
___
___
mA
1.0
0.2
___
___
15
5
___
___
1.0
0.2
___
___
15
5
___
___
mA
I
SB4
Full Standby Current
(One Port - CMOS Level Inputs)
CE
"A"
< 0.2V and
CE
"B"
> V
CC
- 0.2V
(5)
V
IN
> V
CC
- 0.2V or V
IN
< 0.2V
Active Port Outputs Disabled,
f = f
MAX
(2)
70
70
___
___
155
125
___
___
70
70
___
___
150
120
___
___
mA
NOTES:
1. 'X' in part numbers indicates power rating (S or L).
2. At f = f
MAX
, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/t
RC
, and using “AC TEST CONDITIONS” of
input levels of GND to 3V.
3. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby.
4. Vcc=5V, T
A
=+25°C for Typ, and is not production tested.
5. Port "A" may be either left or right port. Port "B" is opposite from port "A".
2654 tbl 06b
4
6.42
IDT70121/IDT70125
High-Speed 2K x 9 Dual-Port Static RAM with Busy & Interrupt
Industrial and Commercial Temperature Ranges
Data Retention Characteristics
(L Version Only)
Symbol
V
DR
I
CCDR
t
CDR
(3)
t
R
(3)
Parameter
V
CC
for Data Retention
Data Retention Current
Chip Deselect to Data Retention Time
Operation Recovery Time
V
CC
= 2V,
CE
> V
CC
- 0.2V
V
IN
> V
CC
- 0.2V or V
IN
< 0.2
IND.
COM'L.
Test Condition
Min.
2.0
___
Typ.
(1)
___
Max.
___
Unit
V
µA
100
100
___
4000
1500
___
___
t
RC
(2)
V
2654 tbl 07
NOTES:
1. V
CC
= 2V, T
A
= +25°C, and are not production tested.
2. t
RC
= Read Cycle Time.
3. This parameter is guaranteed but is not production tested.
Data Retention Waveform
DATA RETENTION MODE
Vcc
4.5V
t
CDR
CE
V
IH
V
DR
V
DR
2V
4.5V
t
R
V
IH
2654 drw 03
AC Test Conditions
Input Pulse Levels
Input Rise/Fall Times
Input Timing Reference Levels
Output Reference Levels
Output Load
GND to 3.0V
3ns
1.5V
1.5V
Figures 1 and 2
2654 tbl 08
5V
1250Ω
DATA
OUT
BUSY
INT
DATA
OUT
775Ω
30pF
775Ω
5V
1250Ω
5pF*
2654 drw 04
Figure 1. AC Output Test Load
Figure 2. Output Test Load
(For t
LZ
, t
HZ
, t
WZ
, t
OW
)
*Including scope and jig.
5
查看更多>
参数对比
与70125L45J相近的元器件有:70125S35JI、70125S45J、70121L45J、70121S35JI、70121S45J。描述及对比如下:
型号 70125L45J 70125S35JI 70125S45J 70121L45J 70121S35JI 70121S45J
描述 Dual-Port SRAM, 2KX9, 45ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52 Dual-Port SRAM, 2KX9, 35ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52 Dual-Port SRAM, 2KX9, 45ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52 Dual-Port SRAM, 2KX9, 45ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52 Dual-Port SRAM, 2KX9, 35ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52 Dual-Port SRAM, 2KX9, 45ns, CMOS, PQCC52, 0.750 X 0.750 INCH, 0.170 INCH HEIGHT, PLASTIC, LCC-52
是否无铅 含铅 含铅 含铅 含铅 含铅 含铅
是否Rohs认证 不符合 不符合 不符合 不符合 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 LCC LCC LCC LCC LCC LCC
包装说明 QCCJ, LDCC52,.8SQ QCCJ, LDCC52,.8SQ QCCJ, LDCC52,.8SQ QCCJ, LDCC52,.8SQ QCCJ, LDCC52,.8SQ QCCJ, LDCC52,.8SQ
针数 52 52 52 52 52 52
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 45 ns 35 ns 45 ns 45 ns 35 ns 45 ns
I/O 类型 COMMON COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 S-PQCC-J52 S-PQCC-J52 S-PQCC-J52 S-PQCC-J52 S-PQCC-J52 S-PQCC-J52
JESD-609代码 e0 e0 e0 e0 e0 e0
长度 19.1262 mm 19.1262 mm 19.1262 mm 19.1262 mm 19.1262 mm 19.1262 mm
内存密度 18432 bit 18432 bit 18432 bit 18432 bit 18432 bit 18432 bit
内存集成电路类型 DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM DUAL-PORT SRAM
内存宽度 9 9 9 9 9 9
湿度敏感等级 1 1 1 1 1 1
功能数量 1 1 1 1 1 1
端口数量 2 2 2 2 2 2
端子数量 52 52 52 52 52 52
字数 2048 words 2048 words 2048 words 2048 words 2048 words 2048 words
字数代码 2000 2000 2000 2000 2000 2000
工作模式 ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
最高工作温度 70 °C 85 °C 70 °C 70 °C 85 °C 70 °C
组织 2KX9 2KX9 2KX9 2KX9 2KX9 2KX9
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ QCCJ QCCJ QCCJ QCCJ QCCJ
封装等效代码 LDCC52,.8SQ LDCC52,.8SQ LDCC52,.8SQ LDCC52,.8SQ LDCC52,.8SQ LDCC52,.8SQ
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 225 225 225 225 225 225
电源 5 V 5 V 5 V 5 V 5 V 5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.57 mm 4.57 mm 4.57 mm 4.57 mm 4.57 mm 4.57 mm
最大待机电流 0.015 A 0.005 A 0.015 A 0.005 A 0.015 A 0.015 A
最小待机电流 2 V 2 V 2 V 2 V 2 V 2 V
最大压摆率 0.205 mA 0.21 mA 0.245 mA 0.205 mA 0.275 mA 0.245 mA
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 J BEND J BEND J BEND J BEND J BEND J BEND
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30
宽度 19.1262 mm 19.1262 mm 19.1262 mm 19.1262 mm 19.1262 mm 19.1262 mm
串口发送入门问题,求指教
上一次,我发现了我的程序串口发送会丢失第一个字节,结果我去网上找资料看了许多。改了,在程序开始前加了...
大家都是好朋友 stm32/stm8
求助关于C48
为什么这C48的待机带载会高压,求指点 求助关于C48 问题没有个来龙去脉的,,, 给大家制造了一种...
Wolfwhite 大学堂专版
TMS320C6748串口寄存器LSR的OE位如何清零
各位大神,我在开发TMS320C6748的串口中断接收和轮询发送代码中遇到了串口寄存器LSR(队列...
风雨潇潇姿容姣姣 DSP 与 ARM 处理器
28335的ADC各种模式理解问题
最近在学28335的ADC,教程上写到ADC有单次模式 连续模式 同步采样 顺序采样 级联模式等等...
gushi123 DSP 与 ARM 处理器
F240烧写问题
我在烧写F240时遇到问题,如果您能收到这封邮件,希望朋友们能给一些提示。谢谢了! 我...
alasijia 微控制器 MCU
请各位高手帮忙。。关于PC104下浮点比较的问题。。。
问题是这样的: 我们用的是数字逻辑公司的 486pc104(可能是MSM,记不清,不过是数字逻辑公司...
shjdzgy 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消