首页 > 器件类别 > 逻辑

74ALVC32PW,118

74ALVC32 - Quad 2-input OR gate TSSOP 14-Pin

器件类别:逻辑   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

器件标准:

下载文档
器件参数
参数名称
属性值
Brand Name
NXP Semiconductor
是否Rohs认证
符合
厂商名称
NXP(恩智浦)
零件包装代码
TSSOP
包装说明
PLASTIC, MO-153, SOT-402-1, TSSOP-14
针数
14
制造商包装代码
SOT402-1
Reach Compliance Code
compliant
系列
ALVC/VCX/A
JESD-30 代码
R-PDSO-G14
JESD-609代码
e4
长度
5 mm
负载电容(CL)
50 pF
逻辑集成电路类型
OR GATE
最大I(ol)
0.024 A
湿度敏感等级
1
功能数量
4
输入次数
2
端子数量
14
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP14,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法
TAPE AND REEL
峰值回流温度(摄氏度)
260
电源
3.3 V
Prop。Delay @ Nom-Sup
2.8 ns
传播延迟(tpd)
4.7 ns
认证状态
Not Qualified
施密特触发器
NO
座面最大高度
1.1 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
1.65 V
标称供电电压 (Vsup)
2.7 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
NICKEL PALLADIUM GOLD
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
4.4 mm
Base Number Matches
1
文档预览
74ALVC32
Quad 2-input OR gate
Rev. 02 — 10 December 2007
Product data sheet
1. General description
The 74ALVC32 is a quad 2-input OR gate.
Schmitt trigger action on all inputs makes the device tolerant of slow rise and fall times.
2. Features
s
s
s
s
s
s
s
Wide supply voltage range from 1.65 V to 3.6 V
3.6 V tolerant inputs/outputs
CMOS low power consumption
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Latch-up performance exceeds 250 mA
Complies with JEDEC standards:
x
JESD8-7 (1.65 V to 1.95 V)
x
JESD8-5 (2.3 V to 2.7 V)
x
JESD8B/JESD36 (2.7 V to 3.6 V)
s
ESD protection:
x
HBM JESD22-A114E exceeds 2000 V
x
MM JESD22-A115-A exceeds 200 V
3. Ordering information
Table 1.
Ordering information
Package
Temperature range Name
74ALVC32D
74ALVC32PW
74ALVC32BQ
−40 °C
to +85
°C
−40 °C
to +85
°C
−40 °C
to +85
°C
SO14
TSSOP14
Description
plastic small outline package; 14 leads;
body width 3.9 mm
plastic thin shrink small outline package; 14 leads;
body width 4.4 mm
Version
SOT108-1
SOT402-1
SOT762-1
Type number
DHVQFN14 plastic dual in-line compatible thermal enhanced very
thin quad flat package; no leads; 14 terminals;
body 2.5
×
3
×
0.85 mm
NXP Semiconductors
74ALVC32
Quad 2-input OR gate
4. Functional diagram
1
2
≥1
3
4
1
2
4
5
9
10
12
13
1A
1B
2A
2B
3A
3B
4A
4B
1Y
3
5
≥1
6
2Y
6
9
10
≥1
8
3Y
8
12
13
4Y
11
≥1
11
mna242
mna243
Fig 1. Logic symbol
Fig 2. IEC logic symbol
A
Y
B
mna241
Fig 3. Logic diagram (one gate)
5. Pinning information
5.1 Pinning
terminal 1
index area
1B
1Y
2A
2B
2B
2Y
GND
5
6
7
001aad101
1A
1B
1Y
2A
1
2
3
4
14 V
CC
13 4B
12 4A
2
3
4
5
6
7
GND
3Y
8
14 V
CC
13 4B
12 4A
11 4Y
10 3B
9
3A
32
11 4Y
10 3B
9
8
3A
3Y
GND
(1)
2Y
1
1A
32
001aad102
Transparent top view
(1) The die substrate is attached to this pad using
conductive die attach material. It can not be used as
a supply pin or input.
Fig 4. Pin configuration SO14 and TSSOP14
Fig 5. Pin configuration DHVQFN14
74ALVC32_2
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 02 — 10 December 2007
2 of 13
NXP Semiconductors
74ALVC32
Quad 2-input OR gate
5.2 Pin description
Table 2.
Symbol
nA
nB
nY
V
CC
GND
Pin description
Pin
1, 4, 9, 12
2, 5, 10, 13
3, 6, 8, 11
14
7
Description
data input
data input
data output
supply voltage
ground (0 V)
6. Functional description
Table 3.
Input nA
L
L
H
H
[1]
H = HIGH voltage level
L = LOW voltage level
Function table
[1]
Input nB
L
H
L
H
Output nY
L
H
H
H
7. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
Parameter
supply voltage
input clamping current
input voltage
output clamping current
output voltage
V
O
> V
CC
or V
O
< 0 V
output HIGH or LOW state
output 3-state
power-down mode, V
CC
= 0 V
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
[3]
[2]
[1] [2]
Conditions
V
I
< 0 V
Min
−0.5
−50
−0.5
-
−0.5
−0.5
−0.5
-
-
−100
−65
Max
+4.6
-
+4.6
±50
V
CC
+ 0.5
+4.6
+4.6
±50
100
-
+150
500
Unit
V
mA
V
mA
V
V
V
mA
mA
mA
°C
mW
output current
supply current
ground current
storage temperature
total power dissipation
V
O
= 0 V to V
CC
T
amb
=
−40 °C
to +85
°C
[3]
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
When V
CC
= 0 V (power-down mode), the output voltage can be 3.6 V in normal operation.
For SO14 packages: above 70
°C
derate linearly with 8 mW/K.
For TSSOP14 packages: above 60
°C
derate linearly with 5.5 mW/K.
For DHVQFN14 packages: above 60
°C
derate linearly with 4.5 mW/K.
74ALVC32_2
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 02 — 10 December 2007
3 of 13
NXP Semiconductors
74ALVC32
Quad 2-input OR gate
8. Recommended operating conditions
Table 5.
Symbol
V
CC
V
I
V
O
Recommended operating conditions
Parameter
supply voltage
input voltage
output voltage
output HIGH or LOW state
output 3-state
power-down mode; V
CC
= 0 V
T
amb
∆t/∆V
ambient temperature
input transition rise and fall rate
in free air
V
CC
= 1.65 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
Conditions
Min
1.65
0
0
0
0
−40
0
0
Max
3.6
3.6
V
CC
3.6
3.6
+85
20
10
Unit
V
V
V
V
V
°C
ns/V
ns/V
9. Static characteristics
Table 6.
Static characteristics
At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).
Symbol Parameter
V
IH
HIGH-level input voltage
Conditions
Min
V
CC
= 1.65 V to 1.95 V
V
CC
= 2.3 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
V
IL
LOW-level input voltage
V
CC
= 1.65 V to 1.95 V
V
CC
= 2.3 V to 2.7 V
V
CC
= 2.7 V to 3.6 V
V
OH
HIGH-level output voltage
V
I
= V
IH
or V
IL
I
O
=
−100 µA;
V
CC
= 1.65 V to 3.6 V
I
O
=
−6
mA; V
CC
= 1.65 V
I
O
=
−12
mA; V
CC
= 2.3 V
I
O
=
−18
mA; V
CC
= 2.3 V
I
O
=
−12
mA; V
CC
= 2.7 V
I
O
=
−18
mA; V
CC
= 3.0 V
I
O
=
−24
mA; V
CC
= 3.0 V
V
OL
LOW-level output voltage
V
I
= V
IH
or V
IL
I
O
= 100
µA;
V
CC
= 1.65 V to 3.6 V
I
O
= 6 mA; V
CC
= 1.65 V
I
O
= 12 mA; V
CC
= 2.3 V
I
O
= 18 mA; V
CC
= 2.3 V
I
O
= 12 mA; V
CC
= 2.7 V
I
O
= 18 mA; V
CC
= 3.0 V
I
O
= 24 mA; V
CC
= 3.0 V
I
I
I
OFF
74ALVC32_2
−40 °C
to +85
°C
Typ
[1]
-
-
-
-
-
-
-
1.51
2.10
2.01
2.53
2.76
2.68
-
0.11
0.17
0.25
0.16
0.23
0.30
±0.1
±0.1
Max
-
-
-
0.7
0.8
-
-
-
-
-
-
-
0.2
0.3
0.4
0.6
0.4
0.4
0.55
±5
±10
0.65
×
V
CC
1.7
2.0
-
-
-
V
CC
0.2
1.25
1.8
1.7
2.2
2.4
2.2
-
-
-
-
-
-
-
-
-
Unit
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
µA
µA
0.35
×
V
CC
V
input leakage current
power-off leakage current
V
CC
= 3.6 V; V
I
= 3.6 V or GND
V
CC
= 0 V; V
I
or V
O
= 0 V to 3.6 V
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 02 — 10 December 2007
4 of 13
NXP Semiconductors
74ALVC32
Quad 2-input OR gate
Table 6.
Static characteristics
…continued
At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).
Symbol Parameter
I
CC
∆I
CC
C
I
[1]
Conditions
Min
V
CC
= 3.6 V; V
I
= V
CC
or GND;
I
O
= 0 A
per input pin; V
CC
= 3.0 V to 3.6 V;
V
I
= V
CC
0.6 V; I
O
= 0 A
-
-
-
−40 °C
to +85
°C
Typ
[1]
0.2
5
3.5
Max
10
750
-
Unit
µA
µA
pF
supply current
additional supply current
input capacitance
All typical values are measured at V
CC
= 3.3 V (unless stated otherwise) and T
amb
= 25
°C.
10. Dynamic characteristics
Table 7.
Dynamic characteristics
Voltages are referenced to GND (ground = 0 V). For test circuit see
Figure 7.
Symbol
t
pd
Parameter
propagation delay
Conditions
CP to Qn; see
Figure 6
V
CC
= 1.65 V to 1.95 V
V
CC
= 2.3 V to 2.7 V
V
CC
= 2.7 V
V
CC
= 3.0 V to 3.6 V
C
PD
power dissipation
capacitance
per gate; V
I
= GND to V
CC
; V
CC
= 3.3 V
[3]
[2]
−40 °C
to +85
°C
Min
1.0
1.0
1.0
1.0
-
Typ
[1]
2.8
2.0
2.2
2.0
25
Max
4.7
3.1
2.9
2.8
-
Unit
ns
ns
ns
ns
pF
[1]
[2]
[3]
Typical values are measured at T
amb
= 25
°C
t
pd
is the same as t
PHL
and t
PLH
.
C
PD
is used to determine the dynamic power dissipation (P
D
in
µW).
P
D
= C
PD
×
V
CC2
×
f
i
×
N +
Σ(C
L
×
V
CC2
×
f
o
) where:
f
i
= input frequency in MHz; f
o
= output frequency in MHz
C
L
= output load capacitance in pF
V
CC
= supply voltage in Volts
N = number of inputs switching
Σ(C
L
×
V
CC2
×
f
o
) = sum of the outputs
74ALVC32_2
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 02 — 10 December 2007
5 of 13
查看更多>
参数对比
与74ALVC32PW,118相近的元器件有:74ALVC32D,118。描述及对比如下:
型号 74ALVC32PW,118 74ALVC32D,118
描述 74ALVC32 - Quad 2-input OR gate TSSOP 14-Pin 74ALVC32 - Quad 2-input OR gate SOIC 14-Pin
Brand Name NXP Semiconductor NXP Semiconductor
是否Rohs认证 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦)
零件包装代码 TSSOP SOIC
包装说明 PLASTIC, MO-153, SOT-402-1, TSSOP-14 PLASTIC, MS-012, SOT-108-1, SOP-14
针数 14 14
制造商包装代码 SOT402-1 SOT108-1
Reach Compliance Code compliant compliant
系列 ALVC/VCX/A ALVC/VCX/A
JESD-30 代码 R-PDSO-G14 R-PDSO-G14
JESD-609代码 e4 e4
长度 5 mm 8.65 mm
负载电容(CL) 50 pF 50 pF
逻辑集成电路类型 OR GATE OR GATE
最大I(ol) 0.024 A 0.024 A
湿度敏感等级 1 1
功能数量 4 4
输入次数 2 2
端子数量 14 14
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP SOP
封装等效代码 TSSOP14,.25 SOP14,.25
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
包装方法 TAPE AND REEL TAPE AND REEL
峰值回流温度(摄氏度) 260 260
电源 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 2.8 ns 2.8 ns
传播延迟(tpd) 4.7 ns 4.7 ns
认证状态 Not Qualified Not Qualified
施密特触发器 NO NO
座面最大高度 1.1 mm 1.75 mm
最大供电电压 (Vsup) 3.6 V 3.6 V
最小供电电压 (Vsup) 1.65 V 1.65 V
标称供电电压 (Vsup) 2.7 V 2.7 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD
端子形式 GULL WING GULL WING
端子节距 0.65 mm 1.27 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
宽度 4.4 mm 3.9 mm
Base Number Matches 1 1
希望热心的哥哥姐姐能帮帮我
本帖最后由 paulhyde 于 2014-9-15 09:42 编辑 :$ :$ :$ ...
04730 电子竞赛
请问有知道LM158J/883这个片子的吗?
本帖最后由 dontium 于 2015-1-23 11:43 编辑 请问有知道LM158J/8...
百合2014 模拟与混合信号
有谁知道SAAb042这个片子吗,怎么使用的?
能给发个中文的资料吗,再次先谢谢各位大侠了 有谁知道SAAb042这个片子吗,怎么使用的? 呵呵 慢...
wgf_bwm 单片机
大家能说一下linux移植的过程吗?
期待! 大家能说一下linux移植的过程吗? 如u-boot怎么配置呢? ...
daicheng Linux与安卓
发帖再问GPIO的操作
关于GPIO的操作,前面一个帖子香版主已经说明的很清楚了,详见帖子: 关于STM32的GPI...
lnasliu stm32/stm8
求南芯电源管理芯片SC8905 或者SC08906 的芯片设置工具( I2Ctool )
求SC8905 或者SC08906 的芯片 I2C 设置工具,一台无人机电池管理芯片是SC8906...
飞翔3000 国产芯片交流
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消