首页 > 器件类别 > 逻辑 > 逻辑

74HC161D

Presettable synchronous 4-bit binary counter; asynchronous reset

器件类别:逻辑    逻辑   

厂商名称:Philips Semiconductors (NXP Semiconductors N.V.)

厂商官网:https://www.nxp.com/

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Philips Semiconductors (NXP Semiconductors N.V.)
包装说明
SOP, SOP16,.25
Reach Compliance Code
unknow
计数方向
UP
JESD-30 代码
R-PDSO-G16
JESD-609代码
e4
负载电容(CL)
50 pF
负载/预设输入
YES
逻辑集成电路类型
BINARY COUNTER
最大频率@ Nom-Su
18000000 Hz
最大I(ol)
0.004 A
工作模式
SYNCHRONOUS
湿度敏感等级
1
功能数量
1
端子数量
16
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP16,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
电源
2/6 V
认证状态
Not Qualified
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
Base Number Matches
1
文档预览
INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT161
Presettable synchronous 4-bit
binary counter; asynchronous reset
Product specification
File under Integrated Circuits, IC06
December 1990
Philips Semiconductors
Product specification
Presettable synchronous 4-bit binary
counter; asynchronous reset
FEATURES
Synchronous counting and loading
Two count enable inputs for n-bit cascading
Positive-edge triggered clock
Asynchronous reset
Output capability: standard
I
CC
category: MSI
GENERAL DESCRIPTION
The 74HC/HCT161 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT161 are synchronous presettable binary
counters which feature an internal look-ahead carry and
can be used for high-speed counting.
Synchronous operation is provided by having all flip-flops
clocked simultaneously on the positive-going edge of the
clock (CP).
The outputs (Q
0
to Q
3
) of the counters may be preset to a
HIGH or LOW level. A LOW level at the parallel enable
74HC/HCT161
input (PE) disables the counting action and causes the
data at the data inputs (D
0
to D
3
) to be loaded into the
counter on the positive-going edge of the clock (providing
that the set-up and hold time requirements for PE are met).
Preset takes place regardless of the levels at count enable
inputs (CEP and CET).
A LOW level at the master reset input (MR) sets all four
outputs of the flip-flops (Q
0
to Q
3
) to LOW level regardless
of the levels at CP, PE, CET and CEP inputs (thus
providing an asynchronous clear function).
The look-ahead carry simplifies serial cascading of the
counters. Both count enable inputs (CEP and CET) must
be HIGH to count. The CET input is fed forward to enable
the terminal count output (TC). The TC output thus
enabled will produce a HIGH output pulse of a duration
approximately equal to a HIGH level output of Q
0
. This
pulse can be used to enable the next cascaded stage.
The maximum clock frequency for the cascaded counters
is determined by the CP to TC propagation delay and CEP
to CP set-up time, according to the following formula:
1
-
f
max
= --------------------------------------------------------------------------------------------------
t
P(max)
(CP to TC)
+
t
SU
(CEP to CP)
QUICK REFERENCE DATA
GND = 0 V; T
amb
= 25
°C;
t
r
= t
f
= 6 ns
TYPICAL
SYMBOL PARAMETER
t
PHL
/ t
PLH
propagation delay
CP to Q
n
CP to TC
MR to Q
n
MR to TC
CET to TC
maximum clock frequency
input capacitance
power dissipation
capacitance per package
notes 1 and 2
CONDITIONS
HC
C
L
= 15 pF;
V
CC
= 5 V
19
21
20
20
10
44
3.5
33
HCT
20
24
25
26
14
45
3.5
35
ns
ns
ns
ns
ns
MHz
pF
pF
UNIT
Notes
1. C
PD
is used to determine the
dynamic power dissipation
(P
D
in
µW):
P
D
= C
PD
×
V
CC2
×
f
i
+
(C
L
×
V
CC2
×
f
o
)
where:
f
i
= input frequency in MHz
f
o
= output frequency in MHz
(C
L
×
V
CC2
×
f
o
) = sum of
outputs
C
L
= output load capacitance in
pF
V
CC
= supply voltage in V
2. For HC the condition is
V
I
= GND to V
CC
For HCT the condition is
V
I
= GND to V
CC
1.5 V
f
max
C
I
C
PD
December 1990
2
Philips Semiconductors
Product specification
Presettable synchronous 4-bit binary
counter; asynchronous reset
ORDERING INFORMATION
See
“74HC/HCT/HCU/HCMOS Logic Package Information”.
PIN DESCRIPTION
PIN NO.
1
2
3, 4, 5, 6
7
8
9
10
14, 13, 12, 11
15
16
SYMBOL
MR
CP
D
0
to D
3
CEP
GND
PE
CET
Q
0
to Q
3
TC
V
CC
NAME AND FUNCTION
asynchronous master reset (active LOW)
clock input (LOW-to-HIGH, edge-triggered)
data inputs
count enable input
ground (0 V)
parallel enable input (active LOW)
count enable carry input
flip-flop outputs
terminal count output
positive supply voltage
74HC/HCT161
Fig.1 Pin configuration.
Fig.2 Logic symbol.
Fig.3 IEC logic symbol.
December 1990
3
Philips Semiconductors
Product specification
Presettable synchronous 4-bit binary
counter; asynchronous reset
74HC/HCT161
Fig.4 Functional diagram.
FUNCTION TABLE
INPUTS
OPERATING MODE
MR
reset (clear)
parallel load
count
hold
(do nothing)
Note
1. The TC output is HIGH when CET is HIGH and the counter is at terminal count (HHHH).
H = HIGH voltage level
h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition
L = LOW voltage level
I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition
q = lower case letters indicate the state of the referenced output one set-up time prior to the
LOW-to-HIGH CP transition
X = don’t care
= LOW-to-HIGH CP transition
L
H
H
H
H
H
X
X
X
CP
X
X
X
h
I
X
CEP
X
X
X
h
X
I
CET
X
I
I
h
h
h
PE
X
I
h
X
X
X
D
n
L
L
H
count
q
n
q
n
Q
n
L
L
(1)
(1)
(1)
OUTPUTS
TC
L
December 1990
4
Philips Semiconductors
Product specification
Presettable synchronous 4-bit binary
counter; asynchronous reset
74HC/HCT161
Fig.5 State diagram.
Fig.6
Typical timing sequence: reset outputs to zero; preset to binary twelve; count to thirteen, fourteen, fifteen,
zero, one and two; inhibit.
December 1990
5
查看更多>
参数对比
与74HC161D相近的元器件有:74HC161DB、74HC161、74HC161PW、74HCT161D、74HCT161、74HCT161N、74HCT161DB、74HCT161PW。描述及对比如下:
型号 74HC161D 74HC161DB 74HC161 74HC161PW 74HCT161D 74HCT161 74HCT161N 74HCT161DB 74HCT161PW
描述 Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset Presettable synchronous 4-bit binary counter; asynchronous reset
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消