首页 > 器件类别 > 分立半导体 > 晶体管

934057520215

4700mA, 30V, N-CHANNEL, Si, SMALL SIGNAL, MOSFET, TO-236AB, PLASTIC PACKAGE-3

器件类别:分立半导体    晶体管   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

下载文档
器件参数
参数名称
属性值
Objectid
8074801792
包装说明
PLASTIC PACKAGE-3
Reach Compliance Code
unknown
配置
SINGLE WITH BUILT-IN DIODE
最小漏源击穿电压
30 V
最大漏极电流 (ID)
4.7 A
最大漏源导通电阻
0.055 Ω
FET 技术
METAL-OXIDE SEMICONDUCTOR
JEDEC-95代码
TO-236AB
JESD-30 代码
R-PDSO-G3
元件数量
1
端子数量
3
工作模式
ENHANCEMENT MODE
封装主体材料
PLASTIC/EPOXY
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
极性/信道类型
N-CHANNEL
表面贴装
YES
端子形式
GULL WING
端子位置
DUAL
晶体管应用
SWITCHING
晶体管元件材料
SILICON
文档预览
PMV60EN
µTrenchMOS™
enhanced logic level FET
Rev. 01 — 15 January 2003
M3D088
Product data
1. Product profile
1.1 Description
N-channel enhancement mode field-effect transistor in a plastic package using
TrenchMOS™ technology.
Product availability:
PMV60EN in SOT23.
1.2 Features
s
Surface mount package
s
Fast switching.
1.3 Applications
s
Battery management
s
High speed switch.
1.4 Quick reference data
s
V
DS
30 V
s
P
tot
2 W
s
I
D
4.7 A
s
R
DSon
55 mΩ
2. Pinning information
Table 1:
Pin
1
2
3
Pinning - SOT23 simplified outline and symbol
Description
gate (g)
source (s)
drain (d)
g
s
Simplified outline
3
Symbol
d
1
Top view
2
MSB003
MBB076
SOT23
Philips Semiconductors
PMV60EN
µTrenchMOS™
enhanced logic level FET
3. Limiting values
Table 2:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
V
DS
V
DGR
V
GS
I
D
I
DM
P
tot
T
stg
T
j
I
S
I
SM
drain-source voltage (DC)
drain-gate voltage (DC)
gate-source voltage (DC)
drain current (DC)
peak drain current
total power dissipation
storage temperature
junction temperature
source (diode forward) current (DC) T
sp
= 25
°C
peak source (diode forward) current T
sp
= 25
°C;
pulsed; t
p
10
µs
T
sp
= 25
°C;
V
GS
= 10 V;
Figure 2
and
3
T
sp
= 100
°C;
V
GS
= 10 V;
Figure 2
T
sp
= 25
°C;
pulsed; t
p
10
µs;
Figure 3
T
sp
= 25
°C;
Figure 1
Conditions
25
°C ≤
T
j
150
°C
25
°C ≤
T
j
150
°C;
R
GS
= 20 kΩ
Min
-
-
-
-
-
-
-
−55
−55
-
-
Max
30
30
±20
4.7
2.9
18.8
2
+150
+150
1.7
6.9
Unit
V
V
V
A
A
A
W
°C
°C
A
A
Source-drain diode
9397 750 10895
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
Product data
Rev. 01 — 15 January 2003
2 of 12
Philips Semiconductors
PMV60EN
µTrenchMOS™
enhanced logic level FET
120
Pder
(%)
80
03aa17
120
Ider
(%)
80
03aa25
40
40
0
0
50
100
150
Tsp (°C)
200
0
0
50
100
150
200
Tsp (
°
C)
P
tot
P
der
=
----------------------
×
100%
-
P
°
tot
(
25 C
)
I
D
I
der
=
-------------------
×
100%
I
°
D
(
25 C
)
Fig 1. Normalized total power dissipation as a
function of solder point temperature.
Fig 2. Normalized continuous drain current as a
function of solder point temperature.
102
ID
(A)
10
03ak69
Limit RDSon = VDS/ID
tp = 10
µ
s
100
µ
s
1
DC
1 ms
10 ms
100 ms
10-1
10-2
10-1
1
10
VDS (V)
102
T
sp
= 25
°C;
I
DM
is single pulse
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage.
9397 750 10895
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
Product data
Rev. 01 — 15 January 2003
3 of 12
Philips Semiconductors
PMV60EN
µTrenchMOS™
enhanced logic level FET
4. Thermal characteristics
Table 3:
R
th(j-sp)
Thermal characteristics
Conditions
Min Typ Max Unit
-
-
60
K/W
thermal resistance from junction to solder point
Figure 4
Symbol Parameter
4.1 Transient thermal impedance
102
03ak68
Zth(j-sp)
(K/W)
δ
= 0.5
0.2
10
0.1
0.05
P
0.02
δ
=
tp
T
single pulse
1
10-4
tp
T
10-3
10-2
10-1
1
t
tp (s)
10
Fig 4. Transient thermal impedance from junction to solder point as a function of pulse duration.
9397 750 10895
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
Product data
Rev. 01 — 15 January 2003
4 of 12
Philips Semiconductors
PMV60EN
µTrenchMOS™
enhanced logic level FET
5. Characteristics
Table 4:
Characteristics
T
j
= 25
°
C unless otherwise specified.
Symbol Parameter
Static characteristics
V
(BR)DSS
drain-source breakdown voltage
I
D
= 250
µA;
V
GS
= 0 V
T
j
= 25
°C
T
j
=
−55 °C
V
GS(th)
gate-source threshold voltage
I
D
= 1 mA; V
DS
= V
GS
;
Figure 9
T
j
= 25
°C
T
j
= 150°C
T
j
=
−55°C
I
DSS
drain-source leakage current
V
DS
= 30 V; V
GS
= 0 V
T
j
= 25
°C
T
j
= 150
°C
I
GSS
R
DSon
gate-source leakage current
drain-source on-state resistance
V
GS
=
±20
V; V
DS
= 0 V
V
GS
= 10 V; I
D
= 2 A;
Figure 7
and
8
T
j
= 25
°C
T
j
= 150
°C
V
GS
= 4.5 V; I
D
= 1.5 A;
Figure 7
Dynamic characteristics
Q
g(tot)
Q
gs
Q
gd
C
iss
C
oss
C
rss
t
d(on)
t
r
t
d(off)
t
f
V
SD
total gate charge
gate-source charge
gate-drain (Miller) charge
input capacitance
output capacitance
reverse transfer capacitance
turn-on delay time
rise time
turn-off delay time
fall time
source-drain (diode forward) voltage I
S
= 1.5 A; V
GS
= 0 V;
Figure 12
V
DD
= 15 V; R
L
= 15
Ω;
V
GS
= 10 V; R
G
= 6
V
GS
= 0 V; V
DS
= 30 V; f = 1 MHz;
Figure 11
I
D
= 3 A; V
DD
= 15 V; V
GS
= 10 V;
Figure 13
-
-
-
-
-
-
-
-
-
-
-
9.4
1.2
1.9
350
70
50
5
7
16
5.5
0.79
-
-
-
-
-
-
-
-
-
-
1.2
nC
nC
nC
pF
pF
pF
ns
ns
ns
ns
V
-
-
-
47
79.9
60
55
93.5
72
mΩ
mΩ
mΩ
-
-
-
-
-
10
1
100
100
µA
µA
nA
1
0.6
-
-
-
-
2
-
2.2
V
V
V
30
27
-
-
-
-
V
V
Conditions
Min
Typ
Max
Unit
Source-drain diode
9397 750 10895
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
Product data
Rev. 01 — 15 January 2003
5 of 12
查看更多>
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消