首页 > 器件类别 > 半导体 > 模拟混合信号IC

AD7721AR

Analog to Digital Converters - ADC CMOS 12-/16-Bit 312.5kHz/468.75kHz

器件类别:半导体    模拟混合信号IC   

厂商名称:ADI(亚德诺半导体)

厂商官网:https://www.analog.com

下载文档
AD7721AR 在线购买

供应商:

器件:AD7721AR

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
产品种类
Product Category
Analog to Digital Converters - ADC
制造商
Manufacturer
ADI(亚德诺半导体)
RoHS
No
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOIC-28
Resolution
16 bit
Number of Channels
1 Channel
Sampling Rate
468.75 kS/s
Input Type
Differential
接口类型
Interface Type
Parallel, Serial
Architecture
Sigma-Delta
Reference Type
External
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
系列
Packaging
Tube
DNL - Differential Nonlinearity
+/- 8 LSB
Gain Error
+/- 4.88 mV
高度
Height
2.35 mm (Max)
INL - Integral Nonlinearity
+/- 16 LSB
Input Voltage
2.5 V, +/- 1.25 V
长度
Length
18.1 mm (Max)
Number of ADC Inputs
1 Input
Number of Converters
1 Converter
工作电源电压
Operating Supply Voltage
5 V
Pd-功率耗散
Pd - Power Dissipation
150 mW
产品
Product
Analog to Digital Converters
Sample and Hold
No
工厂包装数量
Factory Pack Quantity
27
宽度
Width
7.6 mm (Max)
单位重量
Unit Weight
0.078125 oz
文档预览
a
FEATURES
16-Bit Sigma-Delta ADC
468.75 kHz Output Word Rate (OWR)
No Missing Codes
Low-Pass Digital Filter
High Speed Serial Interface
Linear Phase
229.2 kHz Input Bandwidth
Power Supplies: AV
DD
, DV
DD
: +5 V 5%
Standby Mode (70 W)
Parallel Mode (12-Bit/312.5 kHz OWR)
CMOS 16-Bit,
468.75 kHz, Sigma-Delta ADC
AD7721
FUNCTIONAL BLOCK DIAGRAM
AGND
DGND
DGND
DSUBST
VIN1
VIN2
DVAL/SYNC
CS
RD
WR
DRDY
SDATA/DB11
CONTROL LOGIC
RFS/DB10
DB9
CLK
AGND
AV
DD
DV
DD
AD7721
12-BIT A/D CONVERTER
-
MODULATOR
FIR
FILTER
REFIN
STBY/DB0
CAL/DB1
UNI/DB2
GENERAL DESCRIPTION
The AD7721 is a complete low power, 12-/16-bit, sigma-delta
ADC. The part operates from a +5 V supply and accepts a
differential input of 0 V to 2.5 V or
±
1.25 V. The analog input
is continuously sampled by an analog modulator at twice the
clock frequency eliminating the need for external sample-and-
hold circuitry. The modulator output is processed by two finite
impulse response (FIR) digital filters in series. The on-chip
filtering reduces the external antialias requirements to first order
in most cases. Settling time for a step input is 97.07
µs
while
the group delay for the filter is 48.53
µs
when the master clock
equals 15 MHz.
The AD7721 can be operated with input bandwidths up to
229.2 kHz. The corresponding output word rate is 468.75 kHz.
The part can be operated with lower clock frequencies also.
The sample rate, filter corner frequency and output word rate
will be reduced also, as these are proportional to the external
clock frequency. The maximum clock frequencies in parallel
mode and serial mode are 10 MHz and 15 MHz respectively.
DB3
DB4
SYNC/
DB6
DB5
SCLK/ DB8
DB7
Use of a single bit DAC in the modulator guarantees excellent
linearity and dc accuracy. Endpoint accuracy is ensured by on-
chip calibration of offset and gain. This calibration procedure
minimizes the part’s zero-scale and full-scale errors.
The output data is accessed from the output register through a
serial or parallel port. This offers easy, high speed interfacing to
modern microcontrollers and digital signal processors. The
serial interface operates in internal clocking (master) mode, the
AD7721 providing the serial clock.
CMOS construction ensures low power dissipation while a
power-down mode reduces the power consumption to only
100
µW.
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
World Wide Web Site: http://www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 1997
AD7721* PRODUCT PAGE QUICK LINKS
Last Content Update: 02/23/2017
COMPARABLE PARTS
View a parametric search of comparable parts.
REFERENCE MATERIALS
Technical Articles
Delta-Sigma Rocks RF, As ADC Designers Jump On Jitter
MS-2210: Designing Power Supplies for High Speed ADC
Part 1: Circuit Suggestions Using Features and
Functionality of New Sigma-Delta ADCs
Part 2: Circuit Suggestions Using Features and
Functionality of New Sigma-Delta ADCs
DOCUMENTATION
Application Notes
• AN-202: An IC Amplifier User’s Guide to Decoupling,
Grounding, and Making Things Go Right for a Change
AN-283: Sigma-Delta ADCs and DACs
AN-311: How to Reliably Protect CMOS Circuits Against
Power Supply Overvoltaging
AN-388: Using Sigma-Delta Converters-Part 1
AN-389: Using Sigma-Delta Converters-Part 2
AN-397: Electrically Induced Damage to Standard Linear
Integrated Circuits:
Data Sheet
AD7721: CMOS 16-Bit, 468.75 kHz, Sigma-Delta ADC Data
Sheet
DESIGN RESOURCES
AD7721 Material Declaration
PCN-PDN Information
Quality And Reliability
Symbols and Footprints
DISCUSSIONS
View all AD7721 EngineerZone Discussions.
TOOLS AND SIMULATIONS
Sigma-Delta ADC Tutorial
SAMPLE AND BUY
Visit the product page to see pricing options.
TECHNICAL SUPPORT
Submit a technical question or find your regional support
number.
DOCUMENT FEEDBACK
Submit feedback for this data sheet.
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.
AD7721–SPECIFICATIONS
Parameter
SERIAL MODE ONLY
STATIC PERFORMANCE
Resolution
Minimum Resolution for Which
No Missing Codes Is Guaranteed
Differential Nonlinearity
Integral Nonlinearity
DC CMRR
Offset Error
2
Unipolar Mode
Bipolar Mode
Full-Scale Error
2, 3
Unipolar Mode
Bipolar Mode
Unipolar Offset Drift
Bipolar Offset Drift
ANALOG INPUTS
Signal Input Span (VIN1–VIN2)
Bipolar Mode
Unipolar Mode
Maximum Input Voltage
Minimum Input Voltage
Input Sampling Capacitance
Input Sampling Rate
Differential Input Impedance
REFERENCE INPUTS
V
REFIN
REFIN Input Current
DYNAMIC SPECIFICATIONS
Signal to (Noise + Distortion)
Total Harmonic Distortion
Frequency Response
0 kHz–210 kHz
229.2 kHz
259.01 kHz to 14.74 MHz
CLOCK
CLK Duty Ratio
V
CLKH
, CLK High Voltage
V
CLKL
, CLK Low Voltage
LOGIC INPUTS
V
INH
, Input High Voltage
V
INL
, Input Low Voltage
I
INH
, Input Current
C
IN
, Input Capacitance
LOGIC OUTPUTS
V
OH
, Output High Voltage
V
OL
, Output Low Voltage
POWER SUPPLIES
AV
DD
DV
DD
I
DD
(Total from AV
DD
, DV
DD
)
Power Consumption
Power Consumption
A Version
16
12
±
8
±
16
70
±
3.66
±
3.66
±
4.88
±
4.88
0.05
0.04
1
(AV
DD
= +5 V
5%; DV
DD
= +5 V 5%; AGND = DGND = 0 V,
f
CLK
= 15 MHz, REFIN = +2.5 V; T
A
= T
MIN
to T
MAX
, unless otherwise noted)
S Version
Units
Test Conditions/Comments
16
12
±
8
±
16
70
±
3.66
±
3.66
±
4.88
±
4.88
0.05
0.04
Bits
Bits min
LSB typ
LSB max
dB min
mV max
mV max
mV max
mV max
mV/°C typ
mV/°C typ
Guaranteed 12 Bits Monotonic
16-Bit Operation
Bipolar Mode
Typically 0.61 mV
Typically 0.61 mV
Typically 0.61 mV
Typically 1.22 mV
±
V
REFIN
/2
0 to V
REFIN
AV
DD
0
1.6
2 f
CLK
20.8
2.4 to 2.6
200
74
–78
±
0.05
–3
–72
45 to 55
0.7
×
DV
DD
0.3
×
DV
DD
2.0
0.8
10
10
4.0
0.4
4.75/5.25
4.75/5.25
28.5
150
100
±
V
REFIN
/2
0 to V
REFIN
AV
DD
0
1.6
2 f
CLK
20.8
2.4 to 2.6
200
74
–78
±
0.05
–3
–72
45 to 55
0.7
×
DV
DD
0.3
×
DV
DD
2.0
0.8
10
10
4.0
0.4
4.75/5.25
4.75/5.25
28.5
150
100
Volts max
Volts max
Volts
Volts
pF typ
MHz
kΩ typ
V min/V max
µA
typ
dB min
dB max
dB max
dB min
dB min
% max
V min
V max
V min
V max
µA
max
pF max
V min
V max
V min/V max
V min/V max
mA max
mW max
µW
max
UNI
= V
IH
UNI
= V
IL
Guaranteed by Design
With 15 MHz on CLK Pin
Input Bandwidth 0 kHz to 210 kHz
Input Bandwidth 0 kHz to 229.2 kHz
For Specified Operation
CLK Uses CMOS Logic
|I
OUT
|
200
µA
|I
OUT
|
1.6 mA
Digital Inputs Equal to 0 V or DV
DD
Active Mode
Standby Mode
NOTES
1
Operating temperature range is as follows: A Version: –40°C to +85°C; S Version: –55°C to +125°C.
2
Applies after calibration at temperature of interest.
3
Full-scale error applies to both positive and negative full-scale error. The ADC gain is calibrated w.r.t. the voltage on the REFIN pin.
Specifications subject to change without notice.
–2–
REV. A
SPECIFICATIONS
Parameter
1
(AV
DD
= +5 V
5%; DV
DD
= +5 V 5%; AGND = DGND = 0 V, f
CLK
= 10 MHz,
REFIN = +2.5 V; T
A
= T
MIN
to T
MAX
, unless otherwise noted)
A Version
S Version
Units
AD7721
Test Conditions/Comments
PARALLEL MODE ONLY
STATIC PERFORMANCE
Resolution
Minimum Resolution for Which
No Missing Codes Is Guaranteed
Differential Nonlinearity
Integral Nonlinearity
DC CMRR
Offset Error
2
Unipolar Mode
Bipolar Mode
Full-Scale Error
2, 3
Unipolar Mode
Bipolar Mode
Unipolar Offset Drift
Bipolar Offset Drift
ANALOG INPUTS
Signal Input Span (VIN1–VIN2):
Bipolar Mode
Unipolar Mode
Maximum Input Voltage
Minimum Input Voltage
Input Sampling Capacitance
Input Sampling Rate
Differential Input Impedance
REFERENCE INPUTS
V
REFIN
REFIN Input Current
DYNAMIC SPECIFICATIONS
Signal to (Noise + Distortion)
Total Harmonic Distortion
Frequency Response
0 kHz–140 kHz
152.8 kHz
172.67 kHz to 9.827 MHz
CLOCK
CLK Duty Ratio
V
CLKH
, CLK High Voltage
V
CLKL
, CLK Low Voltage
LOGIC INPUTS
V
INH
, Input High Voltage
V
INL
, Input Low Voltage
I
INH
, Input Current
C
IN
, Input Capacitance
LOGIC OUTPUTS
V
OH
, Output High Voltage
V
OL
, Output Low Voltage
POWER SUPPLIES
AV
DD
DV
DD
I
DD
(Total from AV
DD
, DV
DD
)
Power Consumption
Power Consumption
12
12
±
1/2
±
1/2
70
±
3.66
±
3.66
±
4.88
±
4.88
0.04
0.035
12
12
±
1/2
±
1/2
70
±
3.66
±
3.66
±
4.88
±
4.88
0.04
0.035
Bits
Bits min
LSB typ
LSB typ
dB min
mV max
mV max
mV max
mV max
mV/°C typ
mV/°C typ
Guaranteed 12 Bits Monotonic
12-Bit Operation
Bipolar Mode
Typically 0.61 mV
Typically 0.61 mV
Typically 0.61 mV
Typically 1.22 mV
±
V
REFIN
/2
0 to V
REFIN
AV
DD
0
1.6
2 f
CLK
31.25
2.4 to 2.6
200
70
–78
±
0.05
–3
–72
45 to 55
0.7
×
DV
DD
0.3
×
DV
DD
2.0
0.8
10
10
4.0
0.4
4.75/5.25
4.75/5.25
28.5
150
100
±
V
REFIN
/2
0 to V
REFIN
AV
DD
0
1.6
2 f
CLK
31.25
2.4 to 2.6
200
70
–78
±
0.05
–3
–72
45 to 55
0.7
×
DV
DD
0.3
×
DV
DD
2.0
0.8
10
10
4.0
0.4
4.75/5.25
4.75/5.25
28.5
150
100
Volts max
Volts max
Volts
Volts
pF typ
MHz
kΩ typ
V min/V max
µA
typ
dB min
dB max
dB max
dB min
dB min
% max
V min
V max
V min
V max
µA
max
pF max
V min
V max
V min/V max
V min/V max
mA max
mW max
µW
max
UNI
= V
IH
UNI
= V
IL
Guaranteed by Design
With 10 MHz on CLK Pin
Input Bandwidth 0 kHz to 140 kHz
Input Bandwidth 0 kHz to 152.8 kHz
For Specified Operation
CLK Uses CMOS Logic
|I
OUT
|
200
µA
|I
OUT
|
1.6 mA
Digital Inputs Equal to 0 V or DV
DD
Active Mode
Standby Mode
NOTES
1
Operating temperature range is as follows: A Version: –40°C to +85°C; S Version: –55°C to +125°C.
2
Applies after calibration at temperature of interest.
3
Full-scale error applies to both positive and negative full-scale error. The ADC gain is calibrated w.r.t. the voltage on the REFIN pin.
Specifications subject to change without notice.
REV. A
–3–
AD7721
TIMING CHARACTERISTICS
Parameter
Serial Interface
f
CLK3
t
CLK LO
t
CLK HI
t
1
t
2 4
t
3
t
4
t
5
t
6
t
7
t
8 5
t
9
Parallel Interface
f
CLK3
t
CLK LO
t
CLK HI
Read Operation
t
10
t
11
t
12
Write Operation
t
13
t
14
t
15
1, 2
(AV
DD
= +5 V
5%; DV
DD
= +5 V
unless otherwise noted)
Units
kHz min
MHz max
ns min
ns min
ns nom
ns min
ns max
ns nom
ns nom
ns max
ns min
ns min
ns max
ns nom
kHz min
MHz max
ns min
ns min
ns nom
ns max
ns nom
ns min
ns min
ns min
5%; AGND = DGND = 0 V, REFIN = +2.5 V
Limit at T
MIN
, T
MAX
(A, S Versions)
100
15
0.45
×
t
CLK
0.45
×
t
CLK
t
CLK
t
CLK HI
– 10
20
t
CLK HI
t
CLK LO
25
0
0
20
32
×
t
CLK
100
10
0.45
×
t
CLK
0.45
×
t
CLK
2
×
t
CLK
30
32
×
t
CLK
35
20
0
Conditions/Comments
Master Clock Frequency
15 MHz for Specified Performance
Master Clock Input Low Time
Master Clock Input High Time
DRDY
High Time
RFS
Low to SCLK Falling Edge Setup Time
RFS
Low to Data Valid Delay
SCLK High Pulse Width
SCLK Low Pulse Width
SCLK Rising Edge to Data Valid Delay
RFS
to SCLK Falling Edge Hold Time
Bus Relinquish Time after Rising Edge of
RFS
Period between Consecutive
DRDY
Rising Edges
Master Clock Frequency
10 MHz for Specified Performance
Master Clock Input Low Time
Master Clock Input High Time
DRDY
High Time
Data Access Time after Falling Edge of
DRDY
Period between Consecutive
DRDY
Rising Edges
WR
Pulse Width
Data Valid to
WR
High Setup Time
Data Valid to
WR
High Hold Time
NOTES
The timing is measured with a load of 50 pF on SCLK and
DRDY.
SCLK can be operated with a load capacitance of 50 pF maximum.
1
Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.
2
All digital outputs are timed with the load circuit below and, except for t
2
, are defined as the time required for an output to cross 0.8 V or 2 V, whichever occurs last.
3
The AD7721 is production tested with f
CLK
at 10 MHz for parallel mode operation and at 15 MHz for serial mode operation. However, it is guaranteed by character-
ization to operate with CLK frequencies down to 100 kHz.
4
t
2
is the time from
RFS
crossing 1.6 V to SCLK crossing 0.8 V.
5
t
8
and t
15
are derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit shown below. The measured number is then
extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time quoted in the Timing Characteristics is the true bus
relinquish time of the part and, as such, is independent of external bus loading capacitance.
1.6mA
I
OL
TO
OUTPUT
PIN
+1.6V
C
L
50pF
I
OH
200 A
Figure 1. Load Circuit for Access Time and Bus Relinquish Time
–4–
REV. A
查看更多>
参数对比
与AD7721AR相近的元器件有:AD7721ARZ-REEL、AD7721ARZ。描述及对比如下:
型号 AD7721AR AD7721ARZ-REEL AD7721ARZ
描述 Analog to Digital Converters - ADC CMOS 12-/16-Bit 312.5kHz/468.75kHz Analog to Digital Converters - ADC CMOS 12-/16-Bit 312.5kHz/468.75kHz Multiplexer Switch ICs 8:1 50 Ohm LC2MOS High Performance
产品种类
Product Category
Analog to Digital Converters - ADC Analog to Digital Converters - ADC Analog to Digital Converters - ADC
制造商
Manufacturer
ADI(亚德诺半导体) ADI(亚德诺半导体) ADI(亚德诺半导体)
RoHS No Details Details
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
SOIC-28 SOIC-28 SOIC-28
Resolution 16 bit 16 bit 16 bit
Number of Channels 1 Channel 1 Channel 1 Channel
Sampling Rate 468.75 kS/s 468.75 kS/s 468.75 kS/s
Input Type Differential Differential Differential
接口类型
Interface Type
Parallel, Serial Parallel, Serial Parallel, Serial
Architecture Sigma-Delta Sigma-Delta Sigma-Delta
Reference Type External External External
最大工作温度
Maximum Operating Temperature
+ 85 C + 85 C + 85 C
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C - 40 C
系列
Packaging
Tube Reel Tube
DNL - Differential Nonlinearity +/- 8 LSB +/- 8 LSB +/- 8 LSB
Gain Error +/- 4.88 mV +/- 4.88 mV +/- 4.88 mV
高度
Height
2.35 mm (Max) 2.35 mm (Max) 2.35 mm (Max)
INL - Integral Nonlinearity +/- 16 LSB +/- 16 LSB +/- 16 LSB
Input Voltage 2.5 V, +/- 1.25 V 2.5 V, +/- 1.25 V 2.5 V, +/- 1.25 V
长度
Length
18.1 mm (Max) 18.1 mm (Max) 18.1 mm (Max)
Number of ADC Inputs 1 Input 1 Input 1 Input
Number of Converters 1 Converter 1 Converter 1 Converter
工作电源电压
Operating Supply Voltage
5 V 5 V 5 V
Pd-功率耗散
Pd - Power Dissipation
150 mW 150 mW 150 mW
产品
Product
Analog to Digital Converters Analog to Digital Converters Analog to Digital Converters
Sample and Hold No No No
工厂包装数量
Factory Pack Quantity
27 1000 27
宽度
Width
7.6 mm (Max) 7.6 mm (Max) 7.6 mm (Max)
单位重量
Unit Weight
0.078125 oz 0.078125 oz 0.078125 oz
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消