D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
ADC08351 8-Bit, 42 MSPS, 40 mW A/D Converter
November 2003
ADC08351
8-Bit, 42 MSPS, 40 mW A/D Converter
General Description
The ADC08351 is an easy to use low power, low cost, small
size, 42 MSPS analog-to-digital converter that digitizes sig-
nals to 8 bits. The ADC08351 uses an unique architecture
that achieves 7.2 Effective Bits with a 4.4 MHz input and
42 MHz clock frequency and 6.8 Effective Bits with a 21 MHz
input and 42 MHz clock frequency. Output formatting is
straight binary coding.
To minimize system cost and power consumption, the
ADC08351 requires minimal external components and in-
cludes input biasing to allow optional a.c. input signal cou-
pling. The user need only provide a +3V supply and a clock.
Many applications require no separate reference or driver
components.
The excellent dc and ac characteristics of this device, to-
gether with its low power consumption and +3V single supply
operation, make it ideally suited for many video and imaging
applications, including use in portable equipment. Total
power consumption is reduced to less than 7 mW in the
power-down mode. Furthermore, the ADC08351 is resistant
to latch-up and the outputs are short-circuit proof.
Fabricated on a 0.35 micron CMOS process, the ADC08351
is offered in TSSOP and LLP (a molded lead frame-based
chip-scale package), and is designed to operate over the
industrial temperature range of −40˚C to +85˚C.
n
Single +3V Operation
n
Power Down Feature
n
TRI-STATE Outputs
Key Specifications
j
Resolution
j
Maximum Sampling Frequency
j
ENOB
@
f
CLK
= 42 MHz, f
IN
= 4.4 MHz
j
Guaranteed No Missing Codes
j
Power Consumption
8 Bits
42 MSPS (min)
7.2 Bits (typ)
40 mW (typ); 48 mW (max)
(Excluding Reference Current)
Applications
n
n
n
n
n
n
n
n
n
Video Digitization
Digital Still Cameras
Set Top Boxes
Digital Camcorders
Communications
Medical Imaging
Personal Computer Video
CCD Imaging
Electro-Optics
Features
n
Low Input Capacitance
n
Internal Sample-and-Hold Function
Pin Configuration
20-Pin TSSOP
24-Pin LLP (CSP)
10089501
Top View
10089534
Bottom View
© 2003 National Semiconductor Corporation
DS100895
www.national.com
ADC08351
Ordering Information
ADC08351CIMTC
ADC08351CIMTCX
ADC08351CILQ
ADC08351CILQX
TSSOP
TSSOP (tape & reel)
LLP (tape & reel - 1, 000 units)
LLP (tape & reel - 4, 500 units)
ADC08351 Block Diagram
10089502
Pin Descriptions and Equivalent Circuits
Pin
No.
17
(17)
Symbol
Equivalent Circuit
(LLP pins in parentheses)
Description
V
IN
Analog signal input. Conversion range is 0.5 V
P-P
to
0.68 V
A
.
14
(14)
V
REF
Positive reference voltage input. Operating range of
this voltage is 0.75V to V
A
. This pin should be
bypassed with a 10 µF tantalum or aluminum
electrolytic capacitor and a 0.1 µF ceramic chip
capacitor.
CMOS/TTL compatible digital input that, when low,
enables the digital outputs of the ADC08351. When
high, the outputs are in a high impedance state.
CMOS/TTL compatible digital clock input. V
IN
is
sampled on the falling edge of CLK input.
CMOS/TTL compatible digital input that, when high,
puts the ADC08351 into the power down mode,
where it consumes minimal power. When this pin is
low, the ADC08351 is in the normal operating mode.
1
(22)
12
(11)
15
(15)
OE
CLK
PD
www.national.com
2
ADC08351
Pin Descriptions and Equivalent Circuits
(LLP pins in parentheses)
Pin
No.
Symbol
Equivalent Circuit
(Continued)
Description
3 thru
10
(1 thru
8)
D0–D7
Conversion data digital output pins. D0 is the LSB,
D7 is the MSB. Valid data is output just after the
rising edge of the CLK input. These pins are enabled
by bringing the OE pin low.
11, 13
(10,
12)
V
D
Positive digital supply pin. Connect to a clean, quiet
voltage source of +3V. V
A
and V
D
should have a
common supply and be separately bypassed with a
10 µF tantalum or aluminum electrolytic capacitor and
a 0.1 µF ceramic chip capacitor. See Section 3.0 for
more information.
The ground return for the digital supply. AGND and
DGND should be connected together close to the
ADC08351.
Positive analog supply pin. Connected to a clean,
quiet voltage source of +3V. V
A
and V
D
should have
a common supply and be separately bypassed with a
10 µF tantalum or aluminum electrolytic capacitor and
a 0.1 µF ceramic chip capacitor. See Section 3.0 for
more information.
The ground return for the analog supply. AGND and
DGND should be connected together close to the
ADC08351 package.
2, 20
(21,
23)
DGND
16
(16)
V
A
18, 19
(18,
19)
AGND
3
www.national.com
ADC08351
Absolute Maximum Ratings
2)
(Notes 1,
Package Dissipation at T
A
= 25˚C
ESD Susceptibility (Note 5)
Human Body Model
Machine Model
Soldering Temp., Infrared, 10 sec. (Note 6)
Storage Temperature
(Note 4)
4000V
200V
235˚C
−65˚C to +150˚C
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Supply Voltage (V
A
, V
D
)
Voltage on Any Input or Output
Pin
Ground Difference
(AGND–DGND)
CLK, OE Voltage Range
Digital Output Voltage (V
OH
, V
OL
)
Input Current at Any Pin (Note 3)
Package Input Current (Note 3)
4.2V
−0.3V to 4.2V
Operating Ratings
(Notes 1, 2)
Operating Temperature Range
Supply Voltage (V
A
, V
D
)
Ground Difference
|DGND–AGND|
V
IN
Voltage Range (V
P-P
)
−40˚C T
A
≤
+85˚C
+2.7V to +3.6V
0V to 100 mV
0.5V to 0.68 V
A
±
100 mV
−0.5 to (V
A
+ 0.5V)
V
D
to DGND
±
25 mA
±
50 mA
Converter Electrical Characteristics
The following specifications apply for V
A
= V
D
= +3.0 V
DC
, V
REF
= 2.4V, V
IN
= 1.63 V
P-P
, OE = 0V, C
L
= 20 pF,
f
CLK
= 42 MHz, 50% duty cycle, unless otherwise specified.
Boldface limits apply for T
A
= T
MIN
to T
MAX
:
all other limits T
A
=
25˚C (Notes 7, 8)
Symbol
DC Accuracy
INL
DNL
Integral Non Linearity Error
Differential Non Linearity
Missing Codes
E
Z
E
FS
DP
DG
Zero Scale Offset Error
Full Scale Offset Error
Differential Phase Error
Differential Gain Error
f
CLK
= 20 MHz, Video Ramp Input
f
CLK
= 20 MHz, Video Ramp Input
(CLK LOW)
(CLK HIGH)
−17
−7
1.0
1.5
4
11
7.2
120
At pin 14
0.735
V
A
7.7
PD = Low
PD = High
PD = Low, No Digital Output Load
PD = High
Excluding Reference Current, V
IN
= 0 V
DC
PD = Low (excluding reference current)
PD = High (excluding reference current)
10.5
1
2.9
0.5
13.4
40.2
16
48
Parameter
Conditions
Typical
(Note 9)
Limits
(Note 9)
Units
(Limits)
LSB (max)
LSB (max)
LSB (min)
(max)
mV
mV
Degree
%
pF
pF
kΩ
MHz
V
V
mA
mA
mA
mA
mA
mA (max)
mW (max)
mW
±
0.7
±
0.6
±
1.4
+1.3
−1.0
0
Video Accuracy
Analog Input and Reference Characteristics
C
IN
R
IN
FPBW
V
REF
I
REF
V
IN
Input Capacitance
R
IN
Input Resistance
Full-Power Bandwidth
Reference Input Voltage
Reference Input Current
V
IN
= 1.5V + 0.7 Vrms
Power Supply Characteristics
I
A
I
D
Analog Supply Current
Digital Supply Current
Total Operating Current
Power Consumption (active)
Power Consumption (power
down)
CLK, OE Digital Input Characteristics
V
IH
V
IL
I
IH
I
IL
Logical High Input Voltage
Logical Low Input Voltage
Logical High Input Current
Logic Low Input Current
V
D
= V
A
= 3V
V
D
= V
A
= 3V
V
IH
= V
D
= V
A
= 3.3V
V
IL
= 0V, V
D
= V
A
= 3.3V
4
<
7
2.0
1.0
10
−10
V (min)
V (max)
µA
µA
www.national.com