首页 > 器件类别 > 模拟混合信号IC > 信号电路

ADF4113HVBRUZ-RL7

Clock u0026 Timer Development Tools EVAL BRD ADF4113HV

器件类别:模拟混合信号IC    信号电路   

厂商名称:ADI(亚德诺半导体)

厂商官网:https://www.analog.com

器件标准:

下载文档
ADF4113HVBRUZ-RL7 在线购买

供应商:

器件:ADF4113HVBRUZ-RL7

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Brand Name
Analog Devices Inc
是否无铅
含铅
是否Rohs认证
符合
厂商名称
ADI(亚德诺半导体)
零件包装代码
TSSOP
包装说明
TSSOP, TSSOP16,.25
针数
16
制造商包装代码
RU-16
Reach Compliance Code
compliant
ECCN代码
5A991.B
其他特性
6-BIT SWALLOW COUNTER:0 TO 63
模拟集成电路 - 其他类型
PLL FREQUENCY SYNTHESIZER
JESD-30 代码
R-PDSO-G16
JESD-609代码
e3
长度
5 mm
湿度敏感等级
1
功能数量
1
端子数量
16
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装等效代码
TSSOP16,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
260
电源
3/5 V
认证状态
Not Qualified
座面最大高度
1.2 mm
最大供电电流 (Isup)
11 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
2.7 V
标称供电电压 (Vsup)
3 V
表面贴装
YES
技术
BICMOS
温度等级
INDUSTRIAL
端子面层
Matte Tin (Sn)
端子形式
GULL WING
端子节距
0.65 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
4.4 mm
Base Number Matches
1
文档预览
Data Sheet
FEATURES
High voltage charge pump (15 V)
2.7 V to 5.5 V power supply
200 MHz to 4.0 GHz frequency range
Pin compatible with ADF4110, ADF4111, ADF4112, ADF4113
ADF4106, and ADF4002 synthesizers
Two selectable charge pump currents
Digital lock detect
Power-down mode
Loop filter design possible with ADIsimPLL™
High Voltage
Charge Pump, PLL Synthesizer
ADF4113HV
GENERAL DESCRIPTION
The ADF4113HV is an integer-N frequency synthesizer with a
high voltage charge pump (15 V). The synthesizer is designed
for use with voltage controlled oscillators (VCOs) that have
high tuning voltages (up to 15 V). Active loop filters are often
used to achieve high tuning voltages, but the ADF4113HV
charge pump can drive a high voltage VCO directly with a
passive-loop filter. The ADF4113HV can be used to implement
local oscillators in the upconversion and downconversion
sections of wireless receivers and transmitters. It consists of a
low noise digital phase frequency detector (PFD), a precision
high voltage charge pump, a programmable reference divider,
programmable A and B counters, and a dual-modulus prescaler
(P/P + 1).
A simple 3-wire interface controls all of the on-chip registers.
The devices operate with a power supply ranging from 2.7 V to
5.5 V and can be powered down when not in use.
APPLICATIONS
Applications using high voltage VCOs
IF/RF local oscillator (LO) generation in base stations
Point-to-point radio LO generation
Clock for analog-to-digital and digital-to-analog converters
Wireless LANs, PMR
Communications test equipment
FUNCTIONAL BLOCK DIAGRAM
AV
DD
DV
DD
V
P
CPGND
REFERENCE
R
SET
REF
IN
14-BIT
R COUNTER
14
R COUNTER
LATCH
PHASE
FREQUENCY
DETECTOR
CHARGE
PUMP
CP
CLK
DATA
LE
LOCK
DETECT
24-BIT
INPUT REGISTER
22
FUNCTION
LATCH
CURRENT
SETTING
SD
OUT
FROM
FUNCTION
LATCH
N = BP + A
A, B COUNTER
LATCH
19
13
13-BIT
B COUNTER
LOAD
SD
OUT
AV
DD
MUX
HIGH Z
MUXOUT
RF
IN
A
RF
IN
B
PRESCALER
P/P + 1
LOAD
6-BIT
A COUNTER
M3 M2 M1
ADF4113HV
6
06223-001
CE
AGND
DGND
Figure 1.
Rev. B
Document Feedback
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©2007–2012 Analog Devices, Inc. All rights reserved.
Technical Support
www.analog.com
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
ADF4113HV* PRODUCT PAGE QUICK LINKS
Last Content Update: 02/23/2017
COMPARABLE PARTS
View a parametric search of comparable parts.
REFERENCE MATERIALS
Product Selection Guide
RF Source Booklet
EVALUATION KITS
ADF4113HV Evaluation Board
DESIGN RESOURCES
ADF4113HV Material Declaration
PCN-PDN Information
Quality And Reliability
Symbols and Footprints
DOCUMENTATION
Application Notes
AN-30: Ask the Applications Engineer - PLL Synthesizers
Data Sheet
ADF4113HV: High Voltage Charge Pump, PLL Synthesizer
Data Sheet
User Guides
UG-165: Evaluation Board for Integer-N PLL Frequency
Synthesizer
UG-476: PLL Software Installation Guide
DISCUSSIONS
View all ADF4113HV EngineerZone Discussions.
SAMPLE AND BUY
Visit the product page to see pricing options.
TOOLS AND SIMULATIONS
• ADIsimPLL™
ADIsimRF
TECHNICAL SUPPORT
Submit a technical question or find your regional support
number.
DOCUMENT FEEDBACK
Submit feedback for this data sheet.
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.
ADF4113HV
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
Functional Block Diagram .............................................................. 1
Revision History ............................................................................... 2
Specifications..................................................................................... 3
Timing Characteristics ................................................................ 4
Absolute Maximum Ratings ............................................................ 5
Transistor Count ........................................................................... 5
Thermal Resistance ...................................................................... 5
ESD Caution .................................................................................. 5
Pin Configurations and Function Descriptions ........................... 6
Typical Performance Characteristics ............................................. 7
Circuit Description ........................................................................... 9
Reference Input Section ............................................................... 9
RF Input Stage ............................................................................... 9
Data Sheet
Prescaler (P/P + 1) ........................................................................9
A and B Counters ..........................................................................9
R Counter .......................................................................................9
Phase Frequency Detector (PFD) and Charge Pump............ 10
Muxout and Lock Detect ........................................................... 10
Input Shift Register .................................................................... 10
Function Latch ............................................................................ 13
Applications..................................................................................... 15
Using a Digitial-to-Analog Converter to Drive
the R
SET
Pin .................................................................................. 15
Interfacing ................................................................................... 15
PCB Design Guidelines for Chip Scale Package .................... 16
Outline Dimensions ....................................................................... 17
Ordering Guide .......................................................................... 17
REVISION HISTORY
10/12—Rev. A to Rev. B
Changed CP-20-1 Package to CP-20-6 Package ............. Universal
Changes to Table 3 and Table 4 ....................................................... 5
Added EPAD Notation..................................................................... 6
Updated Outline Dimensions ....................................................... 17
Changes to Ordering Guide .......................................................... 17
9/08—Rev. 0 to Rev. A
Changes to Figure 22 ...................................................................... 13
1/07—Revision 0: Initial Version
Rev. B | Page 2 of 20
Data Sheet
SPECIFICATIONS
ADF4113HV
AV
DD
= DV
DD
= 3 V ± 10%, 5 V ± 10%; 13.5 V < V
P
≤ 16.5 V; AGND = DGND = CPGND = 0 V; R
SET
= 4.7 kΩ; dBm referred to 50 Ω;
T
A
= T
MIN
to T
MAX
, unless otherwise noted. Operating temperature range for B version: −40°C to +85°C.
Table 1.
Parameter
RF CHARACTERISTICS (3 V)
RF Input Sensitivity
RF Input Frequency
Prescaler Output Frequency
2
RF CHARACTERISTICS (5 V)
RF Input Sensitivity
RF Input Frequency
Prescaler Output Frequency
REF
IN
CHARACTERISTICS
REF
IN
Input Frequency
Reference Input Sensitivity
REF
IN
Input Capacitance
REF
IN
Input Current
PHASE DETECTOR FREQUENCY
CHARGE PUMP
I
CP
Sink/Source
High Value
Low Value
Absolute Accuracy
R
SET
Range
I
CP
Three-State Leakage Current
Sink and Source Current Matching
I
CP
vs. V
CP
I
CP
vs. Temperature
LOGIC INPUTS
V
INH
, Input High Voltage
V
INL
, Input Low Voltage
I
INH
/I
INL
, Input Current
C
IN
, Input Capacitance
LOGIC OUTPUTS
V
OH
, Output High Voltage
V
OL
, Output Low Voltage
POWER SUPPLIES
AV
DD
DV
DD
V
P
I
DD 5
(AI
DD
+ DI
DD
)
I
P
Low Power Sleep Mode
NOISE CHARACTERISTICS
Normalized Phase Noise Floor
6
1
2
B Version
−15/0
0.2/3.7
165
−10/0
0.2/3.7
0.2/4.0
200
5/150
0.4/AV
DD
1.0/AV
DD
10
±100
5
B Chips
1
−15/0
0.2/3.7
165
−10/0
0.2/3.7
0.2/4.0
200
5/150
0.4/AV
DD
1.0/AV
DD
10
±100
5
Unit
dBm min/max
GHz min/max
MHz max
dBm min/max
GHz min/max
GHz min/max
MHz max
MHz min/max
V p-p min/max
V p-p min/max
pF max
µA max
MHz max
Test Conditions/Comments
For lower frequencies, ensure SR > 130 V/μs
For lower frequencies, ensure SR > 130 V/µs
Input level = −5 dBm
For f < 5 MHz, ensure SR > 100 V/µs
AV
DD
= 3.3 V, biased at AV
DD
/2
3
For f ≥ 10 MHz, AV
DD
= 5 V, biased at AV
DD
/2
3, 4
R
SET
= 4.7 kΩ
640
80
2.5
3.9/10
5
3
1.5
2
0.8 × DV
DD
0.2 × DV
DD
±1
10
DV
DD
− 0.4
0.4
2.7/5.5
AV
DD
13.5/16.5
16
0.25
1
−212
640
80
2.5
3.9/10
5
3
1.5
2
0.8 × DV
DD
0.2 × DV
DD
±1
10
DV
DD
− 0.4
0.4
2.7/5.5
AV
DD
13.5/16.5
11
0.25
1
−212
μA typ
µA typ
% typ
kΩ typ
nA max
% typ
% typ
% typ
V min
V max
µA max
pF max
V min
V max
V min/V max
V min/V max
mA max
mA max
µA typ
dBc/Hz typ
I
OH
= 500 µA
I
OL
= 500 µA
1 V ≤ V
CP
≤ V
P
– 1 V
1 V ≤ V
CP
≤ V
P
– 1 V
V
CP
= V
P
/2
11 mA typical
T
A
= 25°C
The B chip specifications are given as typical values.
This is the maximum operating frequency of the CMOS counters. The prescaler value should be chosen to ensure that the RF input is divided down to a frequency that
is less than this value.
3
AC coupling ensures AV
DD
/2 bias.
4
Guaranteed by characterization.
5
T
A
= 25
o
C; AV
DD
= DV
DD
= 5.5 V; P = 16; RF
IN
= 900 MHz.
6
The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO, PN
TOT
, and subtracting 20logN (where N is the N divider
value) and 10logf
PFD
: PN
SYNTH
= PN
TOT
− 10logf
PFD
− 20logN.
Rev. B | Page 3 of 20
ADF4113HV
TIMING CHARACTERISTICS
Guaranteed by design but not production tested. AV
DD
= DV
DD
= 3 V ± 10%, 5 V ± 10%; 13.5 V ≤ V
P
≤ 16.5 V;
AGND = DGND = CPGND = 0 V; R
SET
= 4.7 kΩ; T
A
= T
MIN
to T
MAX
, unless otherwise noted.
Table 2.
Parameter
t
1
t
2
t
3
t
4
t
5
t
6
t
7
Limit at T
MIN
to T
MAX
(B Version)
20
10
10
25
25
10
20
Unit
ns min
ns min
ns min
ns min
ns min
ns min
ns min
Test Conditions/Comments
LE setup time
DATA to CLK setup time
DATA to CLK hold time
CLK high duration
CLK low duration
CLK to LE setup time
LE pulse width
Data Sheet
Timing Diagram
t
4
CLK
t
5
t
2
DATA
DB23 (MSB)
DB22
t
3
DB2
DB1
(CONTROL BIT C2)
DB0 (LSB)
(CONTROL BIT C1)
t
7
LE
t
1
LE
t
6
06223-002
Figure 2. Timing Diagram
Rev. B | Page 4 of 20
查看更多>
参数对比
与ADF4113HVBRUZ-RL7相近的元器件有:EV-ADF4113HVSD1Z、ADF4113HVBCPZ、ADF4113HVBRUZ-RL。描述及对比如下:
型号 ADF4113HVBRUZ-RL7 EV-ADF4113HVSD1Z ADF4113HVBCPZ ADF4113HVBRUZ-RL
描述 Clock u0026 Timer Development Tools EVAL BRD ADF4113HV Phase Locked Loops - PLL High VTG Charge Pump Analog Comparators 40ns,micro-Pwr,RRI Single-Ch Comparator Clock u0026 Timer Development Tools EVAL BRD ADF4113HV
TPS40060配合单片机怎么做锂电池充电管理?
TPS40060是输入10 V-55 V同步降压转换器,最大输出电流10A。 TPS40060配合...
dianhang 模拟与混合信号
PT100三线制桥式接法,怎么计算PT100的电阻值呢?
PT100的测温电路如下: 我现在有几个问题,麻烦各位高手解答。 1、这个电路要怎么比较准确的计算...
孤独求败 测试/测量
求嵌入式weince教程
求嵌入式weince教程 求嵌入式weince教程 weince??? WinCE使用教程吗? 有...
yangcheng 嵌入式系统
硅光电池采样
我手上现有几颗硅光电池,想用它来替代光敏电阻,来对环境光做粗略采样。用万用表测了一下其输出电压最大...
jiangwei0802 单片机
【TI首届低功耗设计大赛】基于MSP430的多功能仪表(2)---- 波形输出与人机界面
在前面分享了本多功能仪表的ADC部分,其实也就是一个基础的小型示波器。那么除了示波器外本仪表还...
youki12345 微控制器 MCU
编译出错的问题
我的系统WIN11,开发环境AVRStuduo4.18,编译器WinAVR2010,编译邵子扬书上...
chenbingjy Microchip MCU
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消