首页 > 器件类别 > 模拟混合信号IC > 放大器电路

CA3240E

DUAL OP-AMP, 15000uV OFFSET-MAX, 4.5MHz BAND WIDTH, PDIP8, PLASTIC, DIP-8

器件类别:模拟混合信号IC    放大器电路   

厂商名称:Rochester Electronics

厂商官网:https://www.rocelec.com/

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
厂商名称
Rochester Electronics
零件包装代码
DIP
包装说明
PLASTIC, DIP-8
针数
8
Reach Compliance Code
unknown
放大器类型
OPERATIONAL AMPLIFIER
最大平均偏置电流 (IIB)
0.00064 µA
标称共模抑制比
90 dB
最大输入失调电压
15000 µV
JESD-30 代码
R-PDIP-T8
JESD-609代码
e0
长度
9.585 mm
湿度敏感等级
NOT APPLICABLE
负供电电压上限
-18 V
标称负供电电压 (Vsup)
-15 V
功能数量
2
端子数量
8
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
DIP
封装形状
RECTANGULAR
封装形式
IN-LINE
峰值回流温度(摄氏度)
NOT SPECIFIED
座面最大高度
5.33 mm
标称压摆率
9 V/us
供电电压上限
18 V
标称供电电压 (Vsup)
15 V
表面贴装
NO
技术
BIMOS
温度等级
INDUSTRIAL
端子面层
TIN LEAD
端子形式
THROUGH-HOLE
端子节距
2.54 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
标称均一增益带宽
4500 kHz
宽度
7.62 mm
文档预览
D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
®
CA3240, CA3240A
Data Sheet
March 4, 2005
FN1050.6
Dual, 4.5MHz, BiMOS Operational Amplifier
with MOSFET Input/Bipolar Output
The CA3240A and CA3240 are dual versions of the popular
CA3140 series integrated circuit operational amplifiers. They
combine the advantages of MOS and bipolar transistors on
the same monolithic chip. The gate-protected MOSFET
(PMOS) input transistors provide high input impedance and
a wide common-mode input voltage range (typically to 0.5V
below the negative supply rail). The bipolar output
transistors allow a wide output voltage swing and provide a
high output current capability.
The CA3240A and CA3240 are compatible with the industry
standard 1458 operational amplifiers in similar packages.
Features
• Dual Version of CA3140
• Internally Compensated
• MOSFET Input Stage
- Very High Input Impedance (Z
IN
) 1.5TΩ (Typ)
- Very Low Input Current (I
I
) 10pA (Typ) at
±15V
- Wide Common-Mode Input Voltage Range (V
ICR
): Can
Be Swung 0.5V Below Negative Supply Voltage Rail
• Directly Replaces Industry Type 741 in Most Applications
Pb-Free Available (RoHS Compliant)
Applications
• Ground Referenced Single Amplifiers in Automobile and
Portable Instrumentation
Ordering Information
PART NUMBER
CA3240AE
CA3240AEZ
(See Note)
CA3240E
CA3240EZ
(See Note)
TEMP.
RANGE (
o
C)
-40 to 85
-40 to 85
-40 to 85
-40 to 85
PACKAGE
8 Ld PDIP
8 Ld PDIP
(Pb-free)
8 Ld PDIP
8 Ld PDIP
(Pb-free)
PKG.
DWG. #
E8.3
E8.3
E8.3
E8.3
• Sample and Hold Amplifiers
• Long Duration Timers/Multivibrators (Microseconds-
Minutes-Hours)
• Photocurrent Instrumentation
• Intrusion Alarm System
• Comparators
• Instrumentation Amplifiers
• Active Filters
• Function Generators
• Power Supplies
Pb-free PDIPs can be used for through hole wave solder processing only.
They are not intended for use in Reflow solder processing applications.
NOTE: Intersil Pb-free products employ special Pb-free material sets;
molding compounds/die attach materials and 100% matte tin plate termination
finish, which are RoHS compliant and compatible with both SnPb and Pb-free
soldering operations. Intersil Pb-free products are MSL classified at Pb-free
peak reflow temperatures that meet or exceed the Pb-free requirements of
IPC/JEDEC J STD-020.
Pinout
CA3240, CA3240A (PDIP)
TOP VIEW
Functional Diagram
2mA
4mA
V+
OUTPUT (A) 1
INV.
INPUT (A) 2
NON-INV. 3
INPUT (A)
V- 4
8 V+
7 OUTPUT
INV.
6 INPUT (B)
5 NON-INV.
INPUT (B)
BIAS CIRCUIT
CURRENT SOURCES
AND REGULATOR
200µA
+
IN-
PUT
A
10
A
10,000
A
1
OUT-
PUT
1.6mA
200µA
2µA
2mA
-
C
1
12pF
V-
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-352-6832
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 2001-2005. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
CA3240, CA3240A
Absolute Maximum Ratings
Supply Voltage (Between V+ and V-) . . . . . . . . . . . . . . . . . . . . 36V
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8V
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . (V+ +8V) to (V- -0.5V)
Input Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1mA
Output Short Circuit Duration (Note 1). . . . . . . . . . . . . . . . Indefinite
Thermal Information
Thermal Resistance (Typical, Note 2)
θ
JA
(
o
C/W)
8 Lead PDIP Package* . . . . . . . . . . . . . . . . . . . . . .
100
Maximum Junction Temperature (Plastic Package) . . . . . . . 150
o
C
Maximum Storage Temperature Range . . . . . . . . . -65
o
C to 150
o
C
Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . 300
o
C
*Pb-free PDIPs can be used for through hole wave solder process-
ing only. They are not intended for use in Reflow solder processing
applications.
Operating Conditions
Temperature Range. . . . . . . . . . . . . . . . . . . . . . . . . . -40
o
C to 85
o
C
Voltage Range . . . . . . . . . . . . . . . . . . . . . 4V to 36V or
±2V
to
±18V
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTES:
1. Short circuit may be applied to ground or to either supply. Temperatures and/or supply voltages must be limited to keep dissipation within max-
imum rating.
2.
θ
JA
is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications
PARAMETER
Input Offset Voltage
Input Offset Current
Input Current
Large-Signal Voltage Gain
(See Figures 12, 27) (Note 3)
Common Mode Rejection
Ratio (See Figure 17)
For Equipment Design, V
SUPPLY
=
±15V,
T
A
= 25
o
C, Unless Otherwise Specified
CA3240
SYMBOL
V
IO
I
IO
I
I
A
OL
CMRR
MIN
-
-
-
20
86
-
70
V
ICR
PSRR
(∆V
IO
/∆V±)
V
OM
+
V
OM
-
V
OM-
I+
P
D
-15
-
76
12
-14
0.4
-
-
TYP
5
0.5
10
100
100
32
90
-15.5 to
+12.5
100
80
13
-14.4
0.13
8
240
MAX
15
30
50
-
-
320
-
11
150
-
-
-
-
12
360
MIN
-
-
-
20
86
-
70
-15
-
76
12
-14
0.4
-
-
CA3240A
TYP
2
0.5
10
100
100
32
90
-15.5 to
+12.5
100
80
13
-14.4
0.13
8
240
MAX
5
20
40
-
-
320
-
12
150
-
-
-
-
12
360
UNITS
mV
pA
pA
kV/V
dB
µV/V
dB
V
µV/V
dB
V
V
V
mA
mW
Common Mode Input Voltage Range
(See Figure24)
Power Supply Rejection Ratio
(See Figure 19)
Maximum Output Voltage (Note 4)
(See Figures 23, 24)
Maximum Output Voltage (Note 5)
Total Supply Current
(See Figure 15) For Both Amps
Total Device Dissipation
NOTES:
3. At V
O
= 26V
P-P
, +12V, -14V and R
L
= 2kΩ.
4. At R
L
= 2kΩ.
5. At V+ = 5V, V- = GND, I
SINK
= 200µA.
Electrical Specifications
PARAMETER
Input Resistance
Input Capacitance
Output Resistance
For Equipment Design, V
SUPPLY
=
±15V,
T
A
= 25
o
C, Unless Otherwise Specified
TYPICAL VALUES
SYMBOL
R
I
C
I
R
O
e
N
BW = 140kHz, R
S
= 1MΩ
TEST CONDITIONS
CA3240A CA3240
1.5
4
60
48
1.5
4
60
48
UNITS
TΩ
pF
µV
Equivalent Wideband Input Noise Voltage
(See Figure 2)
2
FN1050.6
March 4, 2005
CA3240, CA3240A
Electrical Specifications
PARAMETER
Equivalent Input Noise Voltage
(See Figure 18)
Short-Circuit Current to Opposite Supply
For Equipment Design, V
SUPPLY
=
±15V,
T
A
= 25
o
C, Unless Otherwise Specified
(Continued)
TYPICAL VALUES
SYMBOL
e
N
I
OM
+
I
OM
-
Gain Bandwidth Product (See Figures 13, 27)
Slew Rate (See Figure 14)
Transient Response (See Figure 1)
f
T
SR
t
r
OS
Settling Time at 10V
P-P
(See Figure 25)
Crosstalk (See Figure 22)
t
S
R
L
= 2kΩ, C
L
= 100pF
R
L
= 2kΩ, C
L
= 100pF
A
V
= +1, R
L
= 2kΩ, C
L
= 100pF,
Voltage Follower
f = 1kHz
Rise Time
Overshoot
To 1mV
To 10mV
TEST CONDITIONS
f = 1kHz, R
S
= 100Ω
f = 10kHz, R
S
= 100Ω
Source
Sink
CA3240A CA3240
40
12
40
11
4.5
9
0.08
10
4.5
1.4
120
40
12
40
11
4.5
9
0.08
10
4.5
1.4
120
UNITS
nV/√Hz
nV/√Hz
mA
mA
MHz
V/µs
µs
%
µs
µs
dB
Electrical Specifications
For Equipment Design, at V
SUPPLY
=
±15V,
T
A
= -40 to 85
o
C, Unless Otherwise Specified
TYPICAL VALUES
PARAMETER
Input Offset Voltage
Input Offset Current (Note 8)
Input Current (Note 8)
Large Signal Voltage Gain (See Figures 12, 27), (Note 6)
SYMBOL
|V
IO
|
|I
IO
|
I
I
A
OL
CMRR
CA3240A
3
32
640
63
96
CA3240
10
32
640
63
96
32
90
-15 to +12.3
150
76
12.4
-14.2
8.4
252
15
UNITS
mV
pA
pA
kV/V
dB
µV/V
dB
V
µV/V
dB
V
V
mA
mW
µV/
o
C
Common Mode Rejection Ratio (See Figure 17)
32
90
Common Mode Input Voltage Range (See Figure 24)
Power Supply Rejection Ratio (See Figure 19)
V
ICR
PSRR
(∆V
IO
/∆V±)
V
OM
+
V
OM
-
I+
P
D
∆V
IO
/∆T
-15 to +12.3
150
76
12.4
-14.2
8.4
252
15
Maximum Output Voltage (Note 7) (See Figures 23, 24)
Supply Current (See Figure 15) Total For Both Amps
Total Device Dissipation
Temperature Coefficient of Input Offset Voltage
NOTES:
6. At V
O
= 26V
P-P
, +12V, -14V and R
L
= 2kΩ.
7. At R
L
= 2kΩ.
8. At T
A
= 85
o
C.
Electrical Specifications
For Equipment Design, at V+ = 5V, V- = 0V, T
A
= 25
o
C, Unless Otherwise Specified
TYPICAL VALUES
PARAMETER
Input Offset Voltage
Input Offset Current
Input Current
Input Resistance
Large Signal Voltage Gain (See Figures 12, 27)
SYMBOL
|V
IO
|
|I
IO
|
I
I
R
IN
A
OL
CA3240A
2
0.1
2
1
100
100
CA3240
5
0.1
2
1
100
100
UNITS
mV
pA
pA
TΩ
kV/V
dB
3
FN1050.6
March 4, 2005
CA3240, CA3240A
Electrical Specifications
For Equipment Design, at V+ = 5V, V- = 0V, T
A
= 25
o
C, Unless Otherwise Specified
(Continued)
TYPICAL VALUES
PARAMETER
Common-Mode Rejection Ratio
SYMBOL
CMRR
CA3240A
32
90
Common-Mode Input Voltage Range (See Figure 24)
V
ICR
PSRR
-0.5
2.6
Power Supply Rejection Ratio
31.6
90
Maximum Output Voltage (See Figures 23, 24)
V
OM
+
V
OM
-
Maximum Output Current
Source
Sink
Slew Rate (See Figure14)
Gain Bandwidth Product (See Figure 13)
Supply Current (See Figure 15)
Device Dissipation
I
OM
+
I
OM
-
SR
f
T
I+
P
D
3
0.3
20
1
7
4.5
4
20
CA3240
32
90
-0.5
2.6
31.6
90
3
0.3
20
1
7
4.5
4
20
UNITS
µV/V
dB
V
V
µV/V
dB
V
V
mA
mA
V/µs
MHz
mA
mW
Test Circuits and Waveforms
50mV/Div., 200ns/Div.
Top Trace: Input, Bottom Trace: Output
FIGURE 1A. SMALL SIGNAL RESPONSE
+15V
10kΩ
+
CA3240
0.1µF
5V/Div., 1µs/Div.
Top Trace: Input, Bottom Trace: Output
FIGURE 1B. LARGE SIGNAL RESPONSE
SIMULATED
LOAD
2kΩ
-
0.1µF
100pF
-15V
2kΩ
0.05µF
BW (-3dB) = 4.5MHz
SR = 9V/µs
FIGURE 1C. TEST CIRCUIT
FIGURE 1. SPLIT-SUPPLY VOLTAGE FOLLOWER TEST CIRCUIT AND ASSOCIATED WAVEFORMS
4
FN1050.6
March 4, 2005
查看更多>
参数对比
与CA3240E相近的元器件有:CA3240AEZ。描述及对比如下:
型号 CA3240E CA3240AEZ
描述 DUAL OP-AMP, 15000uV OFFSET-MAX, 4.5MHz BAND WIDTH, PDIP8, PLASTIC, DIP-8 DUAL OP-AMP, 5000uV OFFSET-MAX, 4.5MHz BAND WIDTH, PDIP8, LEAD FREE, PLASTIC, DIP-8
是否无铅 含铅 不含铅
是否Rohs认证 不符合 符合
零件包装代码 DIP DIP
包装说明 PLASTIC, DIP-8 LEAD FREE, PLASTIC, DIP-8
针数 8 8
Reach Compliance Code unknown unknown
放大器类型 OPERATIONAL AMPLIFIER OPERATIONAL AMPLIFIER
最大平均偏置电流 (IIB) 0.00064 µA 0.00064 µA
标称共模抑制比 90 dB 90 dB
最大输入失调电压 15000 µV 5000 µV
JESD-30 代码 R-PDIP-T8 R-PDIP-T8
JESD-609代码 e0 e3
长度 9.585 mm 9.585 mm
湿度敏感等级 NOT APPLICABLE NOT APPLICABLE
负供电电压上限 -18 V -18 V
标称负供电电压 (Vsup) -15 V -15 V
功能数量 2 2
端子数量 8 8
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 DIP DIP
封装形状 RECTANGULAR RECTANGULAR
封装形式 IN-LINE IN-LINE
峰值回流温度(摄氏度) NOT SPECIFIED NOT APPLICABLE
座面最大高度 5.33 mm 5.33 mm
标称压摆率 9 V/us 9 V/us
供电电压上限 18 V 18 V
标称供电电压 (Vsup) 15 V 15 V
表面贴装 NO NO
技术 BIMOS BIMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 TIN LEAD MATTE TIN
端子形式 THROUGH-HOLE THROUGH-HOLE
端子节距 2.54 mm 2.54 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT APPLICABLE
标称均一增益带宽 4500 kHz 4500 kHz
宽度 7.62 mm 7.62 mm
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消