首页 > 器件类别 > 无线/射频/通信 > 电信电路

DS2187S/T&R

IC receive line interface 20soic

器件类别:无线/射频/通信    电信电路   

厂商名称:Maxim(美信半导体)

厂商官网:https://www.maximintegrated.com/en.html

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Maxim(美信半导体)
零件包装代码
SOIC
包装说明
0.300 INCH, SOIC-20
针数
20
Reach Compliance Code
not_compliant
JESD-30 代码
R-PDSO-G20
JESD-609代码
e0
长度
12.8 mm
湿度敏感等级
1
功能数量
1
端子数量
20
最高工作温度
70 °C
最低工作温度
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP20,.4
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
峰值回流温度(摄氏度)
245
电源
5 V
认证状态
Not Qualified
座面最大高度
2.65 mm
标称供电电压
5 V
表面贴装
YES
技术
CMOS
电信集成电路类型
PCM TRANSCEIVER
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
7.5 mm
Base Number Matches
1
文档预览
DS2187
Receive Line Interface
www.dalsemi.com
FEATURES
Line interface for T1 (1.544 MHz) and CEPT
(2.048 MHz) primary rate networks
Extracts clock and data from twisted pair or
coax
Meets requirements of PUB 43801, TR
62411, and applicable CCITT G.823
Precision on-chip PLL eliminates external
crystal or LC tank - no tuning required
Decodes AMI, B8ZS, and HDB3 coded
signals
Designed for short loop applications such as
terminal equipment to DSX-1
Reports alarm and error events
Compatible with the DS2180A T1/ISDN
Primary Rate and DS2181A CEPT
Transceivers, as well as DS2141A T1 and
DS2143 E1 Controllers
Companion to the DS2186 T1/CEPT
Transmit Line Interface and DS2188
T1/CEPT Jitter Attenuator
Single 5V supply; low-power CMOS
technology
PIN ASSIGNMENT
AVDD
RAIS
ZCSEN
NC
LCAP
RCLKSEL
RTIP
RRING
LOCK
AVSS
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
DVDD
RCL
AIS
BPV
NC
NC
RPOS
RNEG
RCLK
DVSS
20-Pin SOIC (300-mil)
AVDD
RAIS
ZCSEN
LCAP
RCLKSEL
RTIP
RRING
LOCK
AVSS
1
2
3
4
5
6
7
8
9
18
17
16
15
14
13
12
11
10
DVDD
RCL
AIS
BPV
NC
RPOS
RNEG
RCLK
DVSS
18-Pin DIP (300-mil)
DESCRIPTION
The DS2187 T1/CEPT Receive Line Interface chip interfaces user equipment to North American (T1
1.544 MHz) and European (CEPT 2.048 MHz) primary rate communication networks. The device
extracts clock and data from twisted pair or coax transmission media and eliminates expensive discrete
components and/or manual tuning required in existing T1 and CEPT line termination electronics.
Application areas include DACS, CSU, CPE, channel banks, and PABX-to-computer interfaces such as
DMI and CPI.
1 of 10
062101
DS2187
DS2187 BLOCK DIAGRAM
Figure 1
LINE INPUT
Input signals are coupled to the DS2187 via a 1:2 center-tapped transformer as shown in Figure 2. For T1
applications, R1 and R2 must be 200 ohms in order to properly terminate the line at 100 ohms. R1 and R2
are set at 150 or 240 ohms for CEPT applications. Special internal circuitry of the RTIP and RRING
inputs permits negative signal excursions below V
SS
, which will occur in the circuit in Figure 2.
PEAK DETECTOR AND SLICERS
Signal pulses present at RTIP and RRING are sampled by an internal peak detect circuit. The clock and
data slicer threshold are set for 50% of the sampled peak voltage.
Peak input levels at RRIP and RRING must exceed 0.6 volts to establish minimum slicer thresholds.
Signals below this level will cause RCL to transition high after 192 bit times.
CLOCK EXTRACTION
The DS2187 utilizes both frequency locked (FLL) and digital phase locked (DPLL) loops to recover data
and clock from the incoming AMI signal. T1 applications utilize a 18.528 MHz clock divided by either
11, 12, or 13 to match the phase of the incoming jittered line signal. This technique affords exceptional
jitter tracking which enables the DS2187 to meet the latest AT&T TR 62411 and ECSA jitter
specifications. A 24.576 MHz clock divided by 11, 12, or 13 provides jitter tracking in the CEPT mode.
The DPLL output is buffered and presented at RCLK. An on-chip, laser-trimmed, voltage-controlled
oscillator (V
CO
) provides the precision 18.528 MHz and 24.576 MHz frequency sources utilized in the
FLL. The FLL is a high-Q circuit which tracks the average frequency of the incoming signal, minimizing
the effect of the DPLL on output jitter.
During the acquisition time or if RCL goes high, the LOCK pin will go low to indicate a loss of
synchronization to the line signal. Once this pin goes high, the FLL has achieved frequency lock and
valid data is present at the RPOS and RNEG outputs.
2 of 10
DS2187
PIN DESCRIPTION
Table 1
PIN
1
2
SYMBOL
AVDD
TYPE
-
I
DESCRIPTION
Analog Positive Supply.
5.0 volts.
Reset Alarm Indication Signal.
Every other low pulse at this input
establishes the AIS alarm detection period.
0 Code Suppression Enable.
When high, incoming B8ZS (RCLKSEL=0)
or HDB3 (RCLKSEL=1) code words are replaced with all 0s at RPOS and
RNEG; when low, no code replacement occurs.
Loop Cap.
Part of internal loop filter; attach a 10 microfarad capacitor from
this pin to V
SS
.
Receive Clock Select.
Tie to V
SS
for 1.544 MHz (T1) applications, to V
DD
for
2.048 MHz (CEPT) applications.
Receive Tip and Ring.
Connect to line transformer as shown in Figure 2.
Frequency Lock.
High state indicates that internal circuitry is phase- and
frequency-locked to the incoming signal at RRING and RTIP.
Analog Signal Ground.
0.0 volts.
Digital Signal Ground.
0.0 volts.
Receive Clock.
Extracted line rate clock.
Receive Data.
Extracted receive data; updated on rising edge of RCLK.
No Connect.
Do not connect to this pin.
Bipolar Violation.
Transitions high for the full bit period when a bit in
violation appears at RPOS or RNEG; B8ZS code words are not accused when
ZCSEN=1. BPV not valid for RCLKSEL=1 and ZCSEN=1.
Alarm Indication Signal.
High when the received data stream has contained
RAIS
ZCSEN
3
I
4
5
6
7
8
9
10
11
12
13
14
15
LCAP
RCLKSEL
RTIP
RRING
LOCK
AVSS
DVSS
RCLK
RNEG
RPOS
NC
BPV
-
I
I
O
-
-
O
O
-
O
16
17
18
AIS
RCL
DVDD
O
O
-
less than three 0s during the last two periods of the RAIS signal.
Receive Carrier Loss.
High if 192 0s appear at RPOS and RNEG; reset on
next occurrence of a one.
Digital Positive Supply.
5.0 volts
3 of 10
DS2187
SYSTEM LEVEL INTERCONNECT
Figure 2
OUTPUT TIMING
Figure 3
4 of 10
DS2187
0 CODE SUPPRESSION
The device will decode incoming B8ZS (RCLKSEL=0) or HDB3 (RCLKSEL=1) code words and replace
them with an all-0 code when ZCSEN=1. When ZCSEN=0, code words will pass through the device
without being altered. This feature can be disabled when the DS2187 is used with transceiver devices
such as the DS2180A DS2181A, DS2141A, or DS2143.
ALARM DETECTION
The extracted data is monitored for network alarm and error conditions. RCL is set when 192 consecutive
0s occur; it is cleared on the next one occurrence. AIS is set when less than three 0s have appeared at
RPOS and RNEG during the last two periods of the
RAIS
signal; once set, AIS will remain high for the
next two periods of
RAIS
. AIS will return low when more than two 0s appear. BPV reports bipolar
violations as they occur at RPOS and RNEG; B8ZS code words will not be flagged by BPV when
ZCSEN=1.
BYPASSING AND
LAYOUT CONSIDERATIONS
The DS2187 contains both precision analog and high-speed digital circuitry on the same chip. The power
supplies of these circuits (AVDD, AVSS, DVDD and DVSS) should be connected to system analog and
digital supplies. If separate system supplies do not exist, the appropriate supply pins can be tied together.
Tying the analog and digital supplies together on the DS2187 will not degrade its performance, provided
the power supply is sufficiently decoupled.
To assure optimum performance, the length of LCAP, RTIP and RRING printed circuit board traces
should be minimized and isolated from neighboring interconnect.
5 of 10
查看更多>
参数对比
与DS2187S/T&R相近的元器件有:DS2187S+、DS2187S/T&R;。描述及对比如下:
型号 DS2187S/T&R DS2187S+ DS2187S/T&R;
描述 IC receive line interface 20soic IC receive line interface 20soic IC RECEIVE LINE INTERFACE 20SOIC
是否Rohs认证 不符合 符合 -
厂商名称 Maxim(美信半导体) Maxim(美信半导体) -
零件包装代码 SOIC SOIC -
包装说明 0.300 INCH, SOIC-20 0.300 INCH, SOIC-20 -
针数 20 20 -
Reach Compliance Code not_compliant unknown -
JESD-30 代码 R-PDSO-G20 R-PDSO-G20 -
JESD-609代码 e0 e3 -
长度 12.8 mm 12.8 mm -
湿度敏感等级 1 1 -
功能数量 1 1 -
端子数量 20 20 -
最高工作温度 70 °C 70 °C -
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 SOP SOP -
封装等效代码 SOP20,.4 SOP20,.4 -
封装形状 RECTANGULAR RECTANGULAR -
封装形式 SMALL OUTLINE SMALL OUTLINE -
峰值回流温度(摄氏度) 245 260 -
电源 5 V 5 V -
认证状态 Not Qualified Not Qualified -
座面最大高度 2.65 mm 2.65 mm -
标称供电电压 5 V 5 V -
表面贴装 YES YES -
技术 CMOS CMOS -
电信集成电路类型 PCM TRANSCEIVER PCM TRANSCEIVER -
温度等级 COMMERCIAL COMMERCIAL -
端子面层 Tin/Lead (Sn/Pb) Matte Tin (Sn) -
端子形式 GULL WING GULL WING -
端子节距 1.27 mm 1.27 mm -
端子位置 DUAL DUAL -
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED -
宽度 7.5 mm 7.5 mm -
Base Number Matches 1 1 -
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消