首页 > 器件类别 >

HY5PS12821FP

512Mb DDR2 SDRAM

厂商名称:SK Hynix(海力士)

厂商官网:http://www.hynix.com/eng/

下载文档
文档预览
HY5PS12421FP
HY5PS12821FP
HY5PS121621FP
512Mb DDR2 SDRAM
HY5PS12421FP
HY5PS12821FP
HY5PS121621FP
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 1.0/ Feb. 2005
1
1HY5PS12421FP
HY5PS12821FP
HY5PS121621FP
Revision History
Rev.
1.0
History
Defined Target Spec.
Draft Date
Feb. 2005
Rev. 1.0 / Feb. 2005
2
1HY5PS12421FP
HY5PS12821FP
HY5PS121621FP
Contents
1. Description
1.1 Device Features and Ordering Information
1.1.1 Key Feaures
1.1.2 Ordering Information
1.1.3 Ordering Frequency
1.2 Pin configuration
1.3 Pin Description
2. Maximum DC ratings
2.1 Absolute Maximum DC Ratings
2.2 Operating Temperature Condition
3. AC & DC Operating Conditions
3.1 DC Operating Conditions
3.1.1 Recommended DC Operating Conditions(SSTL_1.8)
3.1.2 ODT DC Electrical Characteristics
3.2 DC & AC Logic Input Levels
3.2.1 Input DC Logic Level
3.2.2 Input AC Logic Level
3.2.3 AC Input Test Conditions
3.2.4 Differential Input AC Logic Level
3.2.5 Differential AC output parameters
3.3 Output Buffer Levels
3.3.1 Output AC Test Conditions
3.3.2 Output DC Current Drive
3.3.3 OCD default chracteristics
3.4 IDD Specifications & Measurement Conditions
3.5 Input/Output Capacitance
4. AC Timing Specifications
5. Package Dimensions
Rev. 1.0 / Feb. 2005
3
1HY5PS12421FP
HY5PS12821FP
HY5PS121621FP
1. Description
1.1 Device Features & Ordering Information
1.1.1 Key Features
VDD=1.8V
VDDQ=1.8V +/- 0.1V
All inputs and outputs are compatible with SSTL_18 interface
Fully differential clock inputs (CK, /CK) operation
Double data rate interface
Source synchronous-data transaction aligned to bidirectional data strobe (DQS, DQS)
Differential Data Strobe (DQS, DQS)
Data outputs on DQS, DQS edges when read (edged DQ)
Data inputs on DQS centers when write(centered DQ)
On chip DLL align DQ, DQS and DQS transition with CK transition
DM mask write data-in at the both rising and falling edges of the data strobe
All addresses and control inputs except data, data strobes and data masks latched on the rising
edges of the clock
Programmable CAS latency 3, 4, 5 and 6 supported
Programmable additive latency 0, 1, 2, 3, 4 and 5 supported
Programmable burst length 4/8 with both nibble sequential and interleave mode
Internal four bank operations with single pulsed RAS
Auto refresh and self refresh supported
tRAS lockout supported
8K refresh cycles /64ms
JEDEC standard 60ball FBGA(x4/x8) & 84ball FBGA(x16)
Full strength driver option controlled by EMRS
On Die Termination supported
Off Chip Driver Impedance Adjustment supported
Read Data Strobe suupported (x8 only)
Self-Refresh High Temperature Entry
Lead Free Package
Ordering Information
Part No.
HY5PS12421FP-X*
HY5PS12821FP-X*
HY5PS121621FP-X*
Configuration Package
128Mx4
64Mx8
32Mx16
84Ball
60Ball
Operating Frequency
Grade
-E3
-C4
-Y5
tCK(ns)
5
3.75
3
CL
3
4
5
tRCD
3
4
5
tRP
3
4
5
Unit
Clk
Clk
Clk
Note:
-X* is the speed bin, refer to the Operation
Frequency table for complete Part No.
Rev. 1.0 / Feb. 2005
4
1HY5PS12421FP
HY5PS12821FP
HY5PS121621FP
1.2 Pin Configuration & Address Table
128Mx4 DDR2 Pin Configuration
1
VDD
NC
VDDQ
NC
VDDL
2
NC
VSSQ
DQ1
VSSQ
VREF
CKE
3
VSS
DM
VDDQ
DQ3
VSS
WE
BA1
A1
A5
A9
NC
A
B
C
D
E
F
G
H
J
K
L
7
VSSQ
DQS
VDDQ
DQ2
VSSDL
RAS
CAS
A2
A6
A11
NC
8
DQS
VSSQ
DQ0
VSSQ
CK
CK
CS
A0
A4
A8
A13
9
VDDQ
NC
VDDQ
NC
VDD
ODT
NC
BA0
A10
VDD
VSS
A3
A7
VSS
VDD
A12
ROW AND COLUMN ADDRESS TABLE
ITEMS
# of Bank
Bank Address
Auto Precharge Flag
Row Address
Column Address
Page size
128Mx4
4
BA0, BA1
A10/AP
A0 - A13
A0-A9, A11
1 KB
Rev. 1.0 / Feb. 2005
5
查看更多>
参数对比
与HY5PS12821FP相近的元器件有:HY5PS121621FP、HY5PS12421FP、HY5PS12421FP-X、HY5PS12821FP-X、HY5PS121621FP-X。描述及对比如下:
型号 HY5PS12821FP HY5PS121621FP HY5PS12421FP HY5PS12421FP-X HY5PS12821FP-X HY5PS121621FP-X
描述 512Mb DDR2 SDRAM 512Mb DDR2 SDRAM 512Mb DDR2 SDRAM 512Mb DDR2 SDRAM 512Mb DDR2 SDRAM 512Mb DDR2 SDRAM
【 ST NUCLEO-H743ZI测评】(2)初体验 以太网测试
继续上篇点亮LED之后,开始测试以太网。 板子由ST公司提供, 板子资料 这是我比较关心的部分...
bigbat stm32/stm8
动手学深度学习(PyTorch版)- 【读书活动-心得分享】pytorch 张量数据运算
简介 在本章节我讲介绍深度学习里的一个重要的数据结构即多维度的数组. 通过视频的学习和A...
御坂10032号 测评中心专版
TI简化并加速 LED 照明设计
德州仪器 (TI) 宣布推出两款全面集成型 LED 驱动器微型模块,其可消除 LED 驱动器设计中常...
qwqwqw2088 LED专区
BeagleBone Black设计:ZigBee组网的Qt界面设计思路
本帖最后由 anananjjj 于 2014-6-15 22:31 编辑 相信玩过Ti Zig...
anananjjj DSP 与 ARM 处理器
KW41开发套件-电子标签DIY过程#1
KW41开发套件-电子标签DIY过程 1、电子标签是无线连接的货柜标签,不需要人工参与更换的过程。 ...
fyaocn NXP MCU
谁用过CDU呀?
请问谁使用或是配置或是自己公司内部使用--美国ServerTech公司的CDU呀,这是一种数据中心内...
yangushi 嵌入式系统
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消