首页 > 器件类别 > 逻辑 > 逻辑

ICS93V857YL-130T

PLL Based Clock Driver, 93V Series, 10 True Output(s), 0 Inverted Output(s), PDSO48, 4.40 MM, 0.40 MM PITCH, MO-153, TVSOP-48

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
零件包装代码
TSSOP
包装说明
TSSOP,
针数
48
Reach Compliance Code
compliant
系列
93V
输入调节
DIFFERENTIAL
JESD-30 代码
R-PDSO-G48
JESD-609代码
e0
长度
9.7 mm
逻辑集成电路类型
PLL BASED CLOCK DRIVER
功能数量
1
反相输出次数
端子数量
48
实输出次数
10
最高工作温度
85 °C
最低工作温度
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
225
认证状态
Not Qualified
Same Edge Skew-Max(tskwd)
0.06 ns
座面最大高度
1.2 mm
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
温度等级
OTHER
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
0.4 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
4.4 mm
最小 fmax
170 MHz
Base Number Matches
1
文档预览
Integrated
Circuit
Systems, Inc.
ICS93V857-XXX
2.5V Wide Range Frequency Clock Driver (33MHz - 233MHz)
Recommended Application:
• DDR Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR DIMM logic solution with
ICSSSTV16857, ICSSSTV16859 or ICSSSTV32852
Product Description/Features:
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_2)
• Feedback pins for input to output synchronization
• PD# for power management
• Spread Spectrum tolerant inputs
• Auto PD when input signal removed
• Choice of static phase offset available,
for easy board tuning;
-XXX = device pattern number for options listed
below.
-
ICS93V857-025 ......
0ps
-
ICS93V857-125
+125ps
-
ICS93V857-130 ..
+40ps
Switching Characteristics:
• Period jitter (>66MHz): <40ps
• CYCLE - CYCLE jitter (66MHz): <120ps
• CYCLE - CYCLE jitter (>100MHz): <65ps
• OUTPUT - OUTPUT skew: <60ps
• Output Rise and Fall Time: 650ps - 950ps
• DUTY CYCLE: 49.5% - 50.5%
Pin Configuration
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
GND
CLKC2
CLKT2
VDD
VDD
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
CLKC3
CLKT3
VDD
CLKT4
CLKC4
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
GND
CLKC5
CLKT5
VDD
CLKT6
CLKC6
GND
GND
CLKC7
CLKT7
VDD
PD#
FB_INT
FB_INC
VDD
FB_OUTC
FB_OUTT
GND
CLKC8
CLKT8
VDD
CLKT9
CLKC9
GND
48-Pin TSSOP & TVSOP
6.10 mm. Body, 0.50 mm. pitch = TSSOP
4.40 mm. Body, 0.40 mm. pitch = TSSOP (TVSOP)
Block Diagram
FB_OUTT
FB_OUTC
CLKT0
CLKC0
ICS93V857-025/125/130
Functionality
Control
CLKT1
CLKC1
INPUTS
AVDD PD#
GND
GND
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
H
H
L
L
H
H
X
CLK_INT
L
H
L
H
L
H
<20MHz)
(1)
OUTPUTS
PLL State
CLK_INC CLKT CLKC FB_OUTT FB_OUTC
H
L
H
L
H
L
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
Bypassed/off
Bypassed/off
off
off
on
on
off
PD#
Logic
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
FB_INT
FB_INC
CLK_INC
CLK_INT
CLKT5
CLKC5
PLL
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
CLKC8
CLKT9
CLKC9
0693L—07/08/05
1
ICS93V857-XXX
Pin Descriptions
PIN NUMBER
4, 11, 12, 15, 21,
28, 34, 38, 45,
PIN NAME
VDD
TYPE
PWR
PWR
PWR
PWR
OUT
OUT
IN
IN
OUT
Power supply 2.5V
Ground
Analog power supply, 2.5V
A n a l o g gr o u n d .
"Tr ue" Clock of differential pair outputs.
"Complementar y" clocks of differential pair outputs.
"Complementar y" reference clock input
"True" reference clock input
"Complementar y" Feedback output, dedicated for external feedback. It
switches at the same frequency as the CLK. This output must be wired
to FB_INC.
"True" " Feedback output, dedicated for external feedback. It switches
at the same frequency as the CLK. This output must be wired to
FB_INT.
"True" Feedback input, provides feedback signal to the internal PLL for
synchronization with CLK_INT to eliminate phase error.
"Complementar y" Feedback input, provides signal to the internal PLL
for synchronization with CLK_INC to eliminate phase error.
Power Down. LVCMOS input
DESCRIPTION
1, 7, 8, 18, 24, 25,
GND
31, 41, 42, 48
16
17
AVDD
AGND
27, 29, 39, 44, 46,
CLKT(9:0)
22, 20, 10, 5, 3
26, 30, 40, 43, 47,
CLKC(9:0)
23, 19, 9, 6, 2
14
13
33
CLK_INC
CLK_INT
FB_OUTC
32
36
35
37
FB_OUTT
FB_INT
FB_INC
PD#
OUT
IN
IN
IN
This PLL Clock Buffer is designed for a V
DD
of 2.5V, AV
DD
of 2.5V and differential data input and output levels.
ICS93V857-XXX
is a zero delay buffer that distributes a differential clock input pair (CLK_INC, CLK_INT) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock output (FB_OUT,
FB_OUTC). The clock outputs are controlled by the input clocks (CLK_INC, CLK_INT), the feedback clocks (FB_INT,
FB_INC), the 2.5-V LVCMOS input (PD#) and the Analog Power input (AV
DD
). When input (PD#) is low while power is
applied, the receivers are disabled, the PLL is turned off and the differential clock outputs are Tri-Stated. When AV
DD
is grounded, the PLL is turned off and bypassed for test purposes.
When the input frequency is less than the operating frequency of the PLL, appproximately 20MHz, the device will enter
a low power mode. An input frequency detection circuit on the differential inputs, independent from the input buffers,
will detect the low frequency condition and perform the same low power features as when the (PD#) input is low. When
the input frequency increases to greater than approximately 20 MHz, the PLL will be turned back on, the inputs and
outputs will be enabled and PLL will obtain phase lock between the feedback clock pair (FB_INT, FB_INC) and the input
clock pair (CLK_INC, CLK_INT).
The PLL in
ICS93V857-XXX
clock driver uses the input clocks (CLK_INC, CLK_INT) and the feedback clocks (FB_INT,
FB_INC) to provide high-performance, low-skew, low-jitter output differential clocks (CLKT [0:9], CLKC [0:9]).
ICS93V857-XXX
is also able to track Spread Spectrum Clock (SSC) for reduced EMI.
ICS93V857-XXX
is characterized for operation from 0°C to 85°C.
0693L—07/08/05
2
ICS93V857-XXX
Absolute Maximum Ratings
Supply Voltage (VDD & AVDD) . . . . . . . . . . .
Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . .
Ambient Operating Temperature . . . . . . . . . .
Storage Temperature . . . . . . . . . . . . . . . . . . .
-0.5V to 4.6V
GND - 0.5V to V
DD
+ 0.5V
0°C to +85°C
-65°C to +150°C
Stresses above those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. These
ratings are stress specifications only and functional operation of the device at these or any other conditions above those
listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect product reliability.
Electrical Characteristics - Input/Supply/Common Output Parameters
T
A
= 0 - 85C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
Input High Current
Input Low Current
Operating Supply
Current
Input Clamp Voltage
High-level output
voltage
Low-level output voltage
SYMBOL
I
IH
I
IL
I
DD2.5
I
DDPD
V
IK
V
OH
V
OL
CONDITIONS
V
I
= V
DD
or GND
V
I
= V
DD
or GND
C
L
= 0pf @ 100MHz
C
L
= 0pf
V
DDQ
= 2.3V Iin = -18mA
I
OH
= -1 mA
I
OH
= -12 mA
I
OL
=1 mA
I
OL
=12 mA
V
I
= GND or V
DD
V
OUT
= GND or V
DD
MIN
5
TYP
MAX
5
250
65
V
DD
- 0.1
1.7
2.45
2.10
0.05
0.35
3
3
90
-1.2
UNITS
µA
µA
mA
mA
V
V
V
V
V
pF
pF
0.1
0.6
C
IN
Input Capacitance
1
C
OUT
Output Capacitance
1
1
Guaranteed by design at 233MHz, not 100% tested in production.
0693L—07/08/05
3
ICS93V857-XXX
Recommended Operating Condition
(see note1)
T
A
= 0 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
Supply Voltage
Low level input voltage
SYMBOL
V
DDQ
, A
VDD
V
IL
CONDITIONS
MIN
2.3
TYP
2.5
0.4
MAX
2.7
V
DD
/2 - 0.18
0.7
2.1
V
DD
+ 0.6
V
DD
+ 0.3
V
DD
+ 0.6
V
DD
+ 0.6
V
DD
/2 + 0.15
V
DD
/2
V
DD
/2 + 0.2
-12
12
V
DD
=2.7V, V
OUT
=V
DD
or GND
0
0.1
±10
85
UNITS
V
V
V
V
V
V
V
V
V
V
mA
mA
mA
°C
High level input voltage
DC input signal voltage
(note 2)
Differential input signal
voltage (note 3)
Output differential cross-
voltage (note 4)
Input differential cross-
voltage (note 4)
High level output current
Low level output current
High Impedance
Output Current
Operating free-air
temperature
V
IH
V
IN
CLK_INT, CLK_INC, FB_INC,
FB_INT
PD#
-0.3
CLK_INT, CLK_INC, FB_INC,
V
DD
/2 + 0.18
FB_INT
PD#
1.7
-0.3
DC - CLK_INT, CLK_INC,
FB_INC, FB_INT
AC - CLK_INT, CLK_INC,
FB_INC, FB_INT
0.36
0.7
V
DD
/2 - 0.15
V
DD
/2 - 0.2
V
ID
V
OX
V
IX
I
OH
I
OL
I
OZ
T
A
Notes:
1. Unused inputs must be held high or low to prevent them from floating.
2. DC input signal voltage specifies the allowable DC execution of differential input.
3. Differential inputs signal voltages specifies the differential voltage [VTR-VCP]
required for switching, where VTR is the true input level and VCP is the
complementary input level.
4. Differential cross-point voltage is expected to track variations of V
DD
and is the
voltage at which the differential signal must be crossing.
0693L—07/08/05
4
ICS93V857-XXX
Timing Requirements
T
A
= 0 - 85C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
CONDITIONS
PARAMETER
SYMBOL
MIN
MAX
Max clock frequency
3
Application Frequency
Range
3
Input clock duty cycle
CLK stabilization
freq
op
freq
App
d
tin
T
STAB
2.5V+0.2V
2.5V+0.2V
33
60
40
233
170
60
100
UNITS
MHz
MHz
%
µs
Switching Characteristics
PARAMETER
Low-to high level
propagation delay time
High-to low level propagation
delay time
Output enable time
Output disable time
Period jitter
Half-period jitter
Input clock slew rate
Output clock slew rate
Cycle to Cycle Jitter
Phase error
Output to Output Skew
Rise Time, Fall Time
1
SYMBOL
t
PLH1
t
PHL1
t
en
t
dis
t
jit (per)
t
jit(hper)
t
sl(I)
t
sl(o)
t
cyc
-t
cyc
t
(phase error)4
t
skew
t
r
, t
f
CONDITION
CLK_IN to any output
CLK_IN to any output
PD# to any output
PD# to any output
66/100/125/133/167MHz
100 to <170MHz
≥170MHz
to 233MHz
66/100/133/167MHz
66/100/125/133/167MHz
MIN
TYP
5.5
5.5
5
5
MAX
UNITS
ns
ns
ns
ns
ps
ps
ps
v/ns
v/ns
ps
ps
ps
ps
-40
-100
-120
1
1
-50
0
40
800
Load = 120Ω/16pF
650
40
100
50
4
2
60
50
60
950
Notes:
1. Refers to transition on noninverting output in PLL bypass mode.
2. While the pulse skew is almost constant over frequency, the duty cycle error
increases at higher frequencies. This is due to the formula: duty cycle=t
wH
/t
c
, were
the cycle (t
c
) decreases as the frequency goes up.
3. Switching characteristics guaranteed for application frequency range.
4. Static phase offset shifted by design.
0693L—07/08/05
5
查看更多>
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消