首页 > 器件类别 > 存储 > 存储

IDT101504S10Y

Standard SRAM, 64KX4, 10ns, PDSO32, 0.300 INCH, PLASTIC, SOJ-32

器件类别:存储    存储   

厂商名称:IDT (Integrated Device Technology)

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
SOJ
包装说明
0.300 INCH, PLASTIC, SOJ-32
针数
32
Reach Compliance Code
not_compliant
ECCN代码
EAR99
最长访问时间
10 ns
I/O 类型
SEPARATE
JESD-30 代码
R-PDSO-J32
JESD-609代码
e0
长度
20.96 mm
内存密度
262144 bit
内存集成电路类型
STANDARD SRAM
内存宽度
4
湿度敏感等级
3
负电源额定电压
-5.2 V
功能数量
1
端子数量
32
字数
65536 words
字数代码
64000
工作模式
ASYNCHRONOUS
最高工作温度
75 °C
最低工作温度
组织
64KX4
封装主体材料
PLASTIC/EPOXY
封装代码
SOJ
封装等效代码
SOJ32,.34
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
PARALLEL
电源
-5.2 V
认证状态
Not Qualified
座面最大高度
3.76 mm
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL EXTENDED
端子面层
Tin/Lead (Sn85Pb15)
端子形式
J BEND
端子节距
1.27 mm
端子位置
DUAL
宽度
7.62 mm
文档预览
HIGH-SPEED BiCMOS
ECL STATIC RAM
256K (64K x 4-BIT) SRAM
Integrated Device Technology, Inc.
IDT10504
IDT100504
IDT101504
FEATURES:
• 65,536-words x 4-bit organization
• Address access time: 7/8/10/12/15 ns
• Low power dissipation: 1000mW (typ.)
• Guaranteed Output Hold time
• Fully compatible with ECL logic levels
• Separate data input and output
• Standard through-hole and surface mount packages
• Guaranteed-performance die available for MCMs/hybrids
DESCRIPTION:
The IDT10504, IDT100504 and IDT101504 are 262,144-
bit high-speed BiCEMOS™ ECL static random access
memories organized as 64Kx4, with separate data inputs and
outputs. All I/Os are fully compatible with ECL levels.
These devices are part of a family of asynchronous four-
bit-wide ECL SRAMs. The devices have been configured to
follow the standard ECL SRAM JEDEC pinout. Because they
are manufactured in BiCEMOS™ technology, power dissipa-
tion is greatly reduced over equivalent bipolar devices. Low
power operation provides higher system reliability and makes
possible the use of the plastic SOJ package for high-density
surface mount assembly.
The fast access time and guaranteed Output Hold time
allow greater margin for system timing variation. DataIN setup
time specified with respect to the trailing edge of Write Pulse
eases write timing allowing balanced Read and Write cycle
times.
FUNCTIONAL BLOCK DIAGRAM
A
0
DECODER
65,536-BIT
MEMORY
ARRAY
V
CC
V
EE
A
15
D
0
D
1
D
2
D
3
SENSE AMPS
AND READ/WRITE
CONTROL
Q
0
Q
1
Q
2
Q
3
WE
CS
2780 drw 01
BiCEMOS is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1992
Integrated Device Technology, Inc.
SEPTEMBER 1992
1
IDT10504, IDT100504, IDT101504
HIGH-SPEED BiCMOS ECL STATIC RAM 256K (64K x 4-BIT) SRAM
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION
NC
D
0
D
1
D
2
D
3
Q
0
Q
1
V
CC
V
CC
Q
2
Q
3
A
0
A
1
A
2
A
3
A
4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
CS
WE
NC
NC
A
15
A
14
A
13
A
12
V
EE
A
11
A
10
A
9
A
8
A
7
A
6
A
5
2780 drw 02
PACKAGES
400-Mil-Wde
CERAMIC PACKAGE
C32-2
2780 drw 03
300-Mil-Wide
PLASTIC SOJ PACKAGE
SO32-2
2780 drw 04
Top View
PIN DESCRIPTIONS
Symbol
A
0
through A
15
D
0
through D
3
Q
0
through Q
3
WE
CS
V
EE
V
CC
Pin Name
Address Inputs
Data Inputs
Data Outputs
Write Enable Input
Chip Select Input (Internal pull down)
More Negative Supply Voltage
Less Negative Supply Voltage
2780 tbl 01
Hi-Rel Die
For Hybrid and MCM
Applications
2780 drw 05
LOGIC SYMBOL
CAPACITANCE
(T
A
= +25°C, f = 1.0MHz)
DIP
Symbol
C
IN
C
OUT
Parameter
Input
Capacitance
Output
Capacitance
Typ.
4
6
Max.
SOJ
Typ.
3
3
Max.
Unit
pF
pF
2780 tbl 02
TRUTH TABLE
(1)
CS
H
L
L
WE
X
H
L
DataOUT
L
RAM Data
L
Function
Deselected
Read
Write
2780 tbl 03
NOTE:
1. H=High, L=Low, X=Don’t Care
D
0
D
1
D
2
D
3
A
0
A
1
A
2
A
3
A
4
Q
0
A
5
Q
1
A
6
Q
2
A
7
Q
3
A
8
A
9
A
10
A
11
A
12
A
13
A
14
A
15
CS WE
2780 drw 06
2
IDT10504, IDT100504, IDT101504
HIGH-SPEED BiCMOS ECL STATIC RAM 256K (64K x 4-BIT) SRAM
COMMERCIAL TEMPERATURE RANGE
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
TERM
T
A
Rating
Terminal Voltage
With Respect to GND
Operating
Temperature
10K
100K
101K
Ceramic
Plastic
Value
+0.5 to -7.0
0 to +75
0 to +85
0 to +75
-55 to +125
-65 to +150
-55 to +125
1.5
-50
Unit
V
°C
AC/DC ELECTRICAL OPERATING RANGES
I/O
10K
100K
V
EE
-5.2V
±
5%
-4.5V
±
5%
T
A
0 to +75°C, air flow exceeding 2 m/sec
0 to +85°C, air flow exceeding 2 m/sec
2780 tbl 05
101K -4.75V to -5.46V 0 to +75°C, air flow exceeding 2 m/sec
T
BIAS
T
STG
P
T
I
OUT
Temperature Under Bias
Storage
Temperatuure
°C
°C
W
mA
Power Dissipation
DC Output Current
(Output High)
NOTE:
2780 tbl 04
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-
INGS may cause permanent damage to the device. This is a stress rating
only and functional operation of the device at these or any other conditions
above those indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for ex-
tended periods may affect reliability.
DC ELECTRICAL CHARACTERISTICS (1)
10K
Symbol
V
OH
Parameter
Output HIGH Voltage
(V
IN
= V
IH(Max)
or V
IL(Min)
)
Output LOW Voltage
(V
IN
= V
IH(Max)
or V
IL(Min)
)
Output Threshold HIGH Voltage
(V
IN
= V
IH(Min)
or V
IL(Max)
)
Output Threshold LOW Voltage
(V
IN
= V
IH(Min)
or V
IL(Max)
)
Input HIGH Voltage
(Guaranteed Input Voltage
High for All Inputs)
Input LOW Voltage
(Guaranteed Input Voltage
Low for All Inputs)
Input HIGH Current
CS
V
IN
= V
IH(Max)
Others
Input LOW Current
V
IN
= V
IL(Min)
CS
Others
Supply Current
Min.
-1000
-960
-900
-1870
-1850
-1830
-1020
-980
-920
-1145
-1105
-1045
-1870
-1850
-1830
0.5
-50
-220
Max.
-840
-810
-720
-1665
-1650
-1625
-1645
-1630
-1605
-840
-810
-720
-1490
-1475
-1450
220
110
170
90
TA
0°C
25°C
75°C
0°C
25°C
75°C
0°C
25°C
75°C
0°C
25°C
75°C
0°C
25°C
75°C
0°C
25°C
75°C
100K/101K
Min.
-1025
Max.
-880
Unit
mV
V
OL
-1810
-1620
mV
V
OHC
-1035
mV
V
OLC
-1610
mV
V
IH
-1165
-880
mV
V
IL
-1810
-1475
mV
I
IH
0.5
-50
-200 (100K)
-220 (101K)
220
110
170
90
µA
µA
µA
µA
mA
I
IL
I
EE
NOTE:
1. RL = 50Ω to -2V, air flow exceeding 2 m/sec.
3
IDT10504, IDT100504, IDT101504
HIGH-SPEED BiCMOS ECL STATIC RAM 256K (64K x 4-BIT) SRAM
COMMERCIAL TEMPERATURE RANGE
AC TEST LOAD CONDITION
V
CC
(GND)
AC TEST INPUT PULSE
DATA
OUT
-0.9V
C*
80%
20%
50Ω
-1.7V
t
R
t
F
t
R
= t
F
= 1.5ns typ.
0.01µF
V
EE
-2.0V
2780 drw 07
Note: All timing measurements are
referenced to 50% input levels.
2780 drw 08
*Includes probe and jig capacitance.
C < 5pF (7ns speed grade)
C < 30pF (all other speed grades)
RISE/FALL TIME
Symbol
tR
tF
Parameter
Output Rise Time
Output Fall Time
Min.
Typ.
1.5
1.5
Max.
Unit
ns
ns
2780 tbl 06
FUNCTIONAL DESCRIPTION
The IDT10504, IDT100504, and IDT101504 BiCEMOS
ECL static RAMs provide high speed with low power dissipa-
tion typical of BiCMOS ECL. These devices follow the
conventional center power pinout and functionality for 64Kx4
ECL SRAMs.
WRITE TIMING
To write data to the device, a Write Pulse need be formed
on the Write Enable input (WE) to control the write to the
SRAM array. While CS and ADDR must be set-up when WE
goes low, DataIN can settle after the falling edge of WE, giving
the data path extra margin. Data is written to the memory cell
at the end of the Write Pulse, and addresses and Chip Select
must be held after the rising edge of the Write Pulse to ensure
satisfactory completion of the cycle.
DataOUT is disabled (held low) during the Write Cycle. If
CS is held low (active) and addresses remain unchanged, the
Data OUT pins will output the written data after "Write Recov-
ery time" (t
WR
).
Because of the very short Write Pulse requirement, these
devices can be cycled as quickly for Writes as for Reads.
READ TIMING
The read timing on these asynchronous devices is straight-
forward. DataOUT is held low until the device is selected by
Chip Select (CS). The Address (ADDR) settles and data
appears on the output after time t
AA
. Note that DataOUT is
held for a short time (t
OH
) after the address begins to change
for the next access, then ambiguous data is on the bus until a
new time t
AA
.
4
IDT10504, IDT100504, IDT101504
HIGH-SPEED BiCMOS ECL STATIC RAM 256K (64K x 4-BIT) SRAM
COMMERCIAL TEMPERATURE RANGE
AC ELECTRICAL CHARACTERISTICS
(Over the AC Operating Range)
S7
Symbol
t
ACS
t
RCS
t
AA
t
OH
Parameter
(1)
Chip Select Access Time
Chip Select Recovery Time
Address Access Time
Data Hold from Address
Change
Read Cycle
3
3
3
7
3
3
3
8
3
4
4
10
3
4
4
12
ns
ns
ns
ns
2780 tbl 07
S8
S10
S12, 15
Min. Max. Min. Max. Min. Max. Min. Max. Unit
NOTE:
1. Input and Output reference level is 50% point of waveform.
2. Output load capacitance, C < 5pF (7ns speed grade only), see "AC Load Test Condition" on previous page.
READ CYCLE GATED BY CHIP SELECT (1, 2)
CS
t
ACS
DATA
OUT
2780 drw 09
t
RCS
READ CYCLE GATED BY ADDRESS (1, 3)
ADDR
t
AA
t
OH
DATA
OUT
2780 drw 10
NOTE:
1. WE is high for read cycle.
2. Address valid prior to or minimum of tAA-tACS beforeCS active.
3. CS active prior to or minimum tAA-tACS after address valid.
5
查看更多>
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消