首页 > 器件类别 > 存储 > 存储

IDT71256SA25Y

Standard SRAM, 32KX8, 25ns, CMOS, PDSO28, 0.300 INCH, PLASTIC, SOJ-28

器件类别:存储    存储   

厂商名称:IDT (Integrated Device Technology)

下载文档
器件参数
参数名称
属性值
是否无铅
含铅
是否Rohs认证
不符合
零件包装代码
SOJ
包装说明
0.300 INCH, PLASTIC, SOJ-28
针数
28
Reach Compliance Code
not_compliant
ECCN代码
EAR99
最长访问时间
25 ns
I/O 类型
COMMON
JESD-30 代码
R-PDSO-J28
JESD-609代码
e0
长度
17.9324 mm
内存密度
262144 bit
内存集成电路类型
STANDARD SRAM
内存宽度
8
湿度敏感等级
3
功能数量
1
端口数量
1
端子数量
28
字数
32768 words
字数代码
32000
工作模式
ASYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
32KX8
输出特性
3-STATE
可输出
YES
封装主体材料
PLASTIC/EPOXY
封装代码
SOJ
封装等效代码
SOJ28,.34
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
225
电源
5 V
认证状态
Not Qualified
座面最大高度
3.556 mm
最大待机电流
0.015 A
最小待机电流
4.5 V
最大压摆率
0.145 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn85Pb15)
端子形式
J BEND
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
30
宽度
7.5184 mm
Base Number Matches
1
文档预览
CMOS Static RAM
256K (32K x 8-Bit)
Features
Description
IDT71256SA
32K x 8 advanced high-speed CMOS static RAM
Commercial (0° to 70°C) and Industrial (-40° to 85°C)
temperature options
Equal access and cycle times
– Commercial: 12ns
– Commercial and Industrial: 15/20/25ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
TTL-compatible
Low power consumption via chip deselect
Commercial product available in 28-pin 300-mil Plastic DIP,
300 mil Plastic SOJ and TSOP packages
Industrial product available in 28-pin 300 mil Plastic SOJ
and TSOP packages
The IDT71256SA is a 262,144-bit high-speed Static RAM
organized as 32K x 8. It is fabricated using high-performance, high-
reliability CMOS technology. This state-of-the-art technology, com-
bined with innovative circuit design techniques, provides a cost-
effective solution for high-speed memory needs.
The IDT71256SA has an output enable pin which operates as fast
as 6ns, with address access times as fast as 12ns. All bidirectional
inputs and outputs of the IDT71256SA are TTL-compatible and
operation is from a single 5V supply. Fully static asynchronous
circuitry is used, requiring no clocks or refresh for operation.
The IDT71256SA is packaged in 28-pin 300-mil Plastic DIP, 28-
pin 300 mil Plastic SOJ and TSOP.
Functional Block Diagram
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
A
10
A
11
A
12
A
13
A
14
ADDRESS
DECODER
262,144-BIT
MEMORY
ARRAY
,
I/O
0 -
I/O
7
8
8
I/O CONTROL
2948 drw 01
CS
WE
OE
CONTROL
LOGIC
NOVEMBER 2014
1
©2014 Integrated Device Technology, Inc.
DSC-2948/11
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
Pin Configurations
A
14
A
12
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
I/O
0
I/O
1
I/O
2
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Absolute Maximum Ratings
(1)
Symbol
V
CC
WE
A
13
A
8
A
9
A
11
OE
A
10
CS
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
2948 drw 02
Rating
Supply Voltage
Relative to GND
Terminal Voltage
Relative to GND
Temperature Under Bias
Storage Temperature
Power Dissipation
DC Output Current
Value
-0.5 to +7.0
-0.5 to V
CC
+0.5
-55 to +125
-55 to +125
1.0
50
Unit
V
V
o
o
V
CC
V
TERM
T
BIAS
T
STG
P
T
I
OUT
SO28
P28
C
C
W
mA
2948 tbl 02
DIP/SOJ
Top View
OE
A
11
A
9
A
8
A
13
WE
V
CC
A
14
A
12
A
7
A
6
A
5
A
4
A
3
22
23
24
25
26
27
28
1
2
3
4
5
6
7
21
20
19
18
17
16
NOTE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS
may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above those
indicated in the operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect
reliability.
SO28
15
14
13
12
11
10
9
8
A
10
CS
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
GND
I/O
2
I/O
1
I/O
0
A
0
A
1
A
2
Truth Table
(1,2)
CS
L
OE
L
X
H
X
X
WE
H
L
H
X
X
I/O
DATA
OUT
DATA
IN
High-Z
High-Z
High-Z
Function
Read Data
Write Data
Outputs Disabled
Deselecte d - Standby (I
SB
)
Deselecte d - Standby (I
SB1
)
2948 tbl 03
,
L
L
H
V
HC
(3)
2948 drw 02a
TSOP
Top View
NOTES:
1. H = V
IH
, L = V
IL
, x = Don't care.
2. V
LC
= 0.2V, V
HC
= V
CC
–0.2V.
3. Other inputs
≥V
HC
or
≤V
LC
.
Recommended Operating
Temperature and Supply Voltage
Grade
Commercial
Industrial
Temperature
0
O
C to +70
O
C
-40
O
C to +85
O
C
GND
0V
0V
Vcc
4.5V ± 5.5V
4.5V ± 5.5V
2948 tbl 01
Recommended DC Operating
Conditions
Symbol
V
CC
GND
V
IH
V
IL
Parameter
Supply Voltage
Ground
Input High Voltage
Input Low Voltage
Min.
4.5
0
2.2
-0.5
(1)
Typ.
5.0
0
____
____
Max.
5.5
0
V
CC
+0.5
0.8
Unit
V
V
V
V
2948 tbl 04
NOTE:
1. V
IL
(min.) = –1.5V for pulse width less than 10ns, once per cycle.
2
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
DC Electrical Characteristics
(V
CC
= 5.0V ± 10%)
Symbol
|I
LI
|
|I
LO
|
V
OL
V
OH
IDT71256SA
Parameter
Input Leakage Current
Output Leakage Current
Output Low Voltage
Output High Voltage
Test Conditions
V
CC
= Max., V
IN =
GND to V
CC
V
CC
= Max.,
CS
= V
IH
, V
OUT
= GND to V
CC
I
OL
= 8mA, V
CC
= Min.
I
OH
= -4mA, V
CC
= Min.
Min.
___
___
___
Max.
5
5
0.4
___
Unit
µA
µA
V
V
2948 tbl 05
2.4
DC Electrical Characteristics
(1)
Symbol
I
CC
I
SB
I
SB1
Parameter
Dynamic Operating Current
CS
< V
IL
, Outputs Open, V
CC
= Max., f = f
MAX
(2)
Standby Power Supply Current (TTL Level)
CS
> V
IH
, Outputs Open, V
CC
= Max., f = f
MAX
(2)
Standby Power Supply Current (CMOS Level)
CS
> V
HC
, Outputs Open, V
CC
= Max., f = 0
(2)
,
V
IN
< V
LC
or V
IN
> V
HC
(V
CC
= 5.0V ± 10%, V
LC
= 0.2V, V
HC
= V
CC
–0.2V)
71256SA12
160
50
15
71256SA15
150
40
15
71256SA20
145
40
15
71256SA25
145
40
15
Unit
mA
mA
mA
NOTES:
1. All values are maximum guaranteed values.
2. f
MAX
= 1/t
RC
(all address inputs are cycling at f
MAX
); f = 0 means no address input lines are changing.
2948 tbl 06
AC Test Conditions
Input Pulse Levels
Input Rise/Fall Times
Input Timing Reference Levels
Output Reference Levels
AC Test Load
GND to 3.0V
3ns
1.5V
1.5V
See Figures 1 and 2
2948 tbl 07
(T
A
= +25°C, f = 1.0MHz, SOJ package)
Symbol
C
IN
C
I/O
Parameter
(1)
Input Capacitance
I/O Capacitance
Conditions
V
IN
= 3dV
V
OUT
= 3dV
Max.
7
7
Unit
pF
pF
2948 tbl 08
Capacitance
NOTE:
1. This parameter is guaranteed by device characterization, but not production
tested.
5V
480Ω
DATA
OUT
30pF*
255Ω
2948 drw 03
5V
480Ω
DATA
OUT
5pF*
255Ω
,
.
2948 drw 04
Figure 1. AC Test Load
*Including jig and scope capacitance.
Figure 2. AC Test Load
(for t
CLZ
, t
OLZ
, t
CHZ
, t
OHZ
, t
OW,
and t
WHZ
)
6.42
3
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
AC Electrical Characteristics
Symbol
Parameter
(V
CC
= 5.0V ± 10%)
71256SA12
Min.
Max.
71256SA15
Min.
Max.
71256SA20
Min.
Max.
71256SA25
Min.
Max.
Unit
Read Cycle
t
RC
t
AA
t
ACS
t
CLZ
(1)
t
CHZ
(1)
t
OE
t
OLZ
(1)
t
OHZ
(1)
t
OH
t
PU
(1)
t
PD
(1)
Read Cycle Time
Address Access Time
Chip Select Access Time
Chip Select to Output in Low-Z
Chip Sele ct to Output in High-Z
Output Enable to Output Valid
Output Enab le to Output in Low-Z
Output Disab le to Output in High-Z
Output Hold from Address Change
Chip Sele ct to Power Up Time
Chip Deselect to Power Down Time
12
____
____
____
15
____
____
____
20
____
____
____
25
____
____
____
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
12
12
____
15
15
____
20
20
____
25
25
____
4
0
____
4
0
____
4
0
____
4
0
____
6
6
____
7
7
____
10
10
____
11
11
____
0
0
3
0
____
0
0
3
0
____
0
0
3
0
____
0
0
3
0
____
6
____
____
6
____
____
8
____
____
10
____
____
12
15
20
25
Write Cycle
t
WC
t
AW
t
CW
t
AS
t
WP
t
WR
t
DW
t
DH
t
OW
(1)
t
WHZ
(1)
Write Cycle Time
Address Valid to End-of-Write
Chip Select to End-of-Write
Address Set-up Time
Write Pulse Width
Write Recovery Time
Data Valid to End-of-Write
Data Hold Time
Output Active from End-of-Write
Write Enab le to Output in High-Z
12
9
9
0
8
0
6
0
4
0
____
____
____
____
____
____
____
____
____
15
10
10
0
10
0
7
0
4
0
____
____
____
____
____
____
____
____
____
20
15
15
0
15
0
11
0
4
0
____
____
____
____
____
____
____
____
____
25
20
20
0
20
0
13
0
4
0
____
____
____
____
____
____
____
____
____
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
2948 tbl 09
6
6
10
11
NOTE:
1. This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested.
4
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
Timing Waveform of Read Cycle No. 1
(1)
t
RC
ADDRESS
t
AA
OE
t
OE
CS
t
OLZ
(5)
t
ACS
t
CLZ
DATA
OUT
I
CC
I
SB
(5)
(3)
t
OHZ
t
CHZ
(5)
(5)
HIGH IMPEDANCE
t
PU
DATA
OUT
VALID
t
PD
V
CC
SUPPLY
CURRENT
2948 drw 05
,
Timing Waveform of Read Cycle No. 2
(1,2,4)
t
RC
ADDRESS
t
AA
t
OH
DATA
OUT
PREVIOUS DATA
OUT
VALID
t
OH
DATA
OUT
VALID
2948 drw 06
,
NOTES:
1.
WE
is HIGH for Read Cycle.
2. Device is continuously selected,
CS
is LOW.
3. Address must be valid prior to or coincident with the later of
CS
transition LOW; otherwise t
AA
is the limiting parameter.
4.
OE
is LOW.
5. Transition is measured ±200mV from steady state.
6.42
5
查看更多>
NXP IOT Module评测2 例程下载
参考上一篇的帖子搭建好开发环境后,开始一个例程之旅~~直接打开使用wifi的参考例程: \SDK...
sblpp NXP MCU
怎样在ALTIUM DESIGEER中显示路径
在ALTIUM V6.9中,会显示文件保存的路径,以下截图为V8.3版本,请教怎么显示路径? ...
lzcqust PCB设计
为什么会出现ERROR?
怎么会有这样的error? 我的空间还有啊 为什么会出现ERROR? ...
maxcio DSP 与 ARM 处理器
齿套设计及夹具
要详细内容 .... 齿套设计及夹具 ...
liudy2007 嵌入式系统
开关电源设计12秘笈
开关电源设计12秘笈 开关电源设计12秘笈 不错,顶 顶一个 看看啥宝贝 谢谢共享 回复 下...
qwqwqw2088 模拟与混合信号
ARM果真是2008年的主场?
最近ARM似乎抄的很热,但它是虚 热 还是实 热 ??一些老工程师就有了各自不同的观点,ARM热在一...
亲善大使 ARM技术
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消