首页 > 器件类别 >

IDT82V3255TF

WAN PLL

厂商名称:IDT(艾迪悌)

厂商官网:http://www.idt.com/

下载文档
文档预览
WAN PLL
IDT82V3255
Version 2
June 19, 2006
6024 Silver Creek Valley Road, San Jose, CA 95138
Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775
Printed in U.S.A.
© 2006 Integrated Device Technology, Inc.
DISCLAIMER
Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos-
sible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry
described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other
rights, of Integrated Device Technology, Inc.
LIFE SUPPORT POLICY
Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is exe-
cuted between the manufacturer and an officer of IDT.
1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in
accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its
safety or effectiveness.
Table of Contents
FEATURES .............................................................................................................................................................................. 9
HIGHLIGHTS.................................................................................................................................................................................................... 9
MAIN FEATURES ............................................................................................................................................................................................ 9
OTHER FEATURES ......................................................................................................................................................................................... 9
APPLICATIONS....................................................................................................................................................................... 9
DESCRIPTION....................................................................................................................................................................... 10
FUNCTIONAL BLOCK DIAGRAM ........................................................................................................................................ 11
1 PIN ASSIGNMENT ........................................................................................................................................................... 12
2 PIN DESCRIPTION .......................................................................................................................................................... 13
3 FUNCTIONAL DESCRIPTION ......................................................................................................................................... 17
3.1
3.2
3.3
RESET ........................................................................................................................................................................................................... 17
MASTER CLOCK .......................................................................................................................................................................................... 17
INPUT CLOCKS & FRAME SYNC SIGNALS ............................................................................................................................................... 18
3.3.1 Input Clocks .................................................................................................................................................................................... 18
3.3.2 Frame SYNC Input Signals ............................................................................................................................................................ 18
3.4 INPUT CLOCK PRE-DIVIDER ...................................................................................................................................................................... 19
3.5 INPUT CLOCK QUALITY MONITORING ..................................................................................................................................................... 20
3.5.1 Activity Monitoring ......................................................................................................................................................................... 20
3.5.2 Frequency Monitoring ................................................................................................................................................................... 21
3.6 T0 / T4 DPLL INPUT CLOCK SELECTION .................................................................................................................................................. 22
3.6.1 External Fast Selection (T0 only) .................................................................................................................................................. 22
3.6.2 Forced Selection ............................................................................................................................................................................ 23
3.6.3 Automatic Selection ....................................................................................................................................................................... 23
3.7 SELECTED INPUT CLOCK MONITORING .................................................................................................................................................. 24
3.7.1 T0 / T4 DPLL Locking Detection ................................................................................................................................................... 24
3.7.1.1 Fast Loss .......................................................................................................................................................................... 24
3.7.1.2 Coarse Phase Loss .......................................................................................................................................................... 24
3.7.1.3 Fine Phase Loss ............................................................................................................................................................... 24
3.7.1.4 Hard Limit Exceeding ....................................................................................................................................................... 24
3.7.2 Locking Status ............................................................................................................................................................................... 24
3.7.3 Phase Lock Alarm (T0 only) .......................................................................................................................................................... 25
3.8 SELECTED INPUT CLOCK SWITCH ........................................................................................................................................................... 26
3.8.1 Input Clock Validity ........................................................................................................................................................................ 26
3.8.2 Selected Input Clock Switch ......................................................................................................................................................... 26
3.8.2.1 Revertive Switch ............................................................................................................................................................... 26
3.8.2.2 Non-Revertive Switch (T0 only) ........................................................................................................................................ 27
3.8.3 Selected / Qualified Input Clocks Indication ................................................................................................................................ 27
3.9 SELECTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE ....................................................................................................... 28
3.9.1 T0 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 28
3.9.2 T4 Selected Input Clock vs. DPLL Operating Mode .................................................................................................................... 30
3.10 T0 / T4 DPLL OPERATING MODE ............................................................................................................................................................... 31
3.10.1 T0 DPLL Operating Mode .............................................................................................................................................................. 31
3.10.1.1 Free-Run Mode ................................................................................................................................................................ 31
3.10.1.2 Pre-Locked Mode ............................................................................................................................................................. 31
3.10.1.3 Locked Mode .................................................................................................................................................................... 31
3.10.1.3.1 Temp-Holdover Mode .................................................................................................................................... 31
Table of Contents
3
June 19, 2006
IDT82V3255
WAN PLL
3.11
3.12
3.13
3.14
3.15
3.16
3.17
3.10.1.4 Lost-Phase Mode ............................................................................................................................................................. 31
3.10.1.5 Holdover Mode ................................................................................................................................................................. 31
3.10.1.5.1 Automatic Instantaneous ............................................................................................................................... 32
3.10.1.5.2 Automatic Slow Averaged ............................................................................................................................. 32
3.10.1.5.3 Automatic Fast Averaged .............................................................................................................................. 32
3.10.1.5.4 Manual ........................................................................................................................................................... 32
3.10.1.5.5 Holdover Frequency Offset Read .................................................................................................................. 32
3.10.1.6 Pre-Locked2 Mode ........................................................................................................................................................... 32
3.10.2 T4 DPLL Operating Mode .............................................................................................................................................................. 32
3.10.2.1 Free-Run Mode ................................................................................................................................................................ 32
3.10.2.2 Locked Mode .................................................................................................................................................................... 32
3.10.2.3 Holdover Mode ................................................................................................................................................................. 32
T0 / T4 DPLL OUTPUT ................................................................................................................................................................................. 34
3.11.1 PFD Output Limit ............................................................................................................................................................................ 34
3.11.2 Frequency Offset Limit .................................................................................................................................................................. 34
3.11.3 PBO (T0 only) ................................................................................................................................................................................. 34
3.11.4 Phase Offset Selection (T0 only) .................................................................................................................................................. 34
3.11.5 Four Paths of T0 / T4 DPLL Outputs ............................................................................................................................................. 34
3.11.5.1 T0 Path ............................................................................................................................................................................. 34
3.11.5.2 T4 Path ............................................................................................................................................................................. 35
T0 / T4 APLL ................................................................................................................................................................................................. 36
OUTPUT CLOCKS & FRAME SYNC SIGNALS ........................................................................................................................................... 36
3.13.1 Output Clocks ................................................................................................................................................................................. 36
3.13.2 Frame SYNC Output Signals ......................................................................................................................................................... 38
INTERRUPT SUMMARY ............................................................................................................................................................................... 40
T0 AND T4 SUMMARY ................................................................................................................................................................................. 40
POWER SUPPLY FILTERING TECHNIQUES ............................................................................................................................................. 41
LINE CARD APPLICATION .......................................................................................................................................................................... 42
4 MICROPROCESSOR INTERFACE .................................................................................................................................. 43
5 JTAG ................................................................................................................................................................................ 45
6 PROGRAMMING INFORMATION .................................................................................................................................... 46
6.1
6.2
REGISTER MAP ............................................................................................................................................................................................ 46
REGISTER DESCRIPTION ........................................................................................................................................................................... 51
6.2.1 Global Control Registers ............................................................................................................................................................... 51
6.2.2 Interrupt Registers ......................................................................................................................................................................... 58
6.2.3 Input Clock Frequency & Priority Configuration Registers ....................................................................................................... 62
6.2.4 Input Clock Quality Monitoring Configuration & Status Registers ........................................................................................... 73
6.2.5 T0 / T4 DPLL Input Clock Selection Registers ............................................................................................................................. 84
6.2.6 T0 / T4 DPLL State Machine Control Registers ........................................................................................................................... 88
6.2.7 T0 / T4 DPLL & APLL Configuration Registers ............................................................................................................................ 90
6.2.8 Output Configuration Registers .................................................................................................................................................. 103
6.2.9 PBO & Phase Offset Control Registers ...................................................................................................................................... 107
6.2.10 Synchronization Configuration Registers ................................................................................................................................. 109
JUNCTION TEMPERATURE ...................................................................................................................................................................... 111
EXAMPLE OF JUNCTION TEMPERATURE CALCULATION ................................................................................................................... 111
HEATSINK EVALUATION .......................................................................................................................................................................... 111
ABSOLUTE MAXIMUM RATING ................................................................................................................................................................ 112
RECOMMENDED OPERATION CONDITIONS .......................................................................................................................................... 112
I/O SPECIFICATIONS ................................................................................................................................................................................. 113
8.3.1 CMOS Input / Output Port ............................................................................................................................................................ 113
8.3.2 PECL / LVDS Input / Output Port ................................................................................................................................................ 114
7 THERMAL MANAGEMENT ........................................................................................................................................... 111
7.1
7.2
7.3
8.1
8.2
8.3
8 ELECTRICAL SPECIFICATIONS .................................................................................................................................. 112
Table of Contents
4
June 19, 2006
IDT82V3255
WAN PLL
ORDERING INFORMATION .......................................................................................................................................... 127
8.4
8.5
8.6
8.7
8.3.2.1 PECL Input / Output Port ................................................................................................................................................ 114
8.3.2.2 LVDS Input / Output Port ................................................................................................................................................ 116
JITTER & WANDER PERFORMANCE ....................................................................................................................................................... 117
OUTPUT WANDER GENERATION ............................................................................................................................................................ 120
INPUT / OUTPUT CLOCK TIMING ............................................................................................................................................................. 121
OUTPUT CLOCK TIMING ........................................................................................................................................................................... 122
Table of Contents
5
June 19, 2006
查看更多>
参数对比
与IDT82V3255TF相近的元器件有:IDT82V3255、IDT82V3255DK、IDT82V3255TFG、IDT82V3255DKG。描述及对比如下:
型号 IDT82V3255TF IDT82V3255 IDT82V3255DK IDT82V3255TFG IDT82V3255DKG
描述 WAN PLL WAN PLL WAN PLL WAN PLL WAN PLL
有I2C接口的PWM输出的专用芯片吗?
有I2C接口的PWM输出的专用芯片吗?...
ckf茉莉花 LED专区
分享TMS320VC33之bootloader应用
在刚开始学习DSP的时候,最头疼的事就是DSP的bootload问题,以前学51时只要把程序...
Jacktang 微控制器 MCU
keil开发lm3s全部教程(打包)
gpio usart ssi ..................................
yuhua8688 微控制器 MCU
【Beetle ESP32 C6迷你开发板】多功能桌面空气质量检测仪-03自带USB串口控制灯的颜色
一、USB串口作用(Beetle ESP32 C6没有USB转串口芯片,怎么才能使用USB虚...
eew_cT3H5d RF/无线
公交IC卡
今天自己的卡没有钱了 用小刀辟开 看看究竟 公交IC卡 看不到图哦! 我看到我的了!可是我看不出...
liangzhazha RF/无线
《大语言模型——原理与工程实践》第二章 大语言模型基础技术
第二章 大语言模型基础技术 一、语言表示介绍 (一)词表示技术 文本...
皓月光兮非自明 嵌入式系统
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消