首页 > 器件类别 > 存储 > 存储

IS61LV25616-10LQ

Standard SRAM, 256KX16, 10ns, CMOS, PQFP44, LQFP-44

器件类别:存储    存储   

厂商名称:Integrated Silicon Solution ( ISSI )

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Integrated Silicon Solution ( ISSI )
零件包装代码
QFP
包装说明
LQFP-44
针数
44
Reach Compliance Code
unknown
ECCN代码
3A991.B.2.A
最长访问时间
10 ns
其他特性
TTL COMPATIBLE INTERFACE LEVELS
I/O 类型
COMMON
JESD-30 代码
S-PQFP-G44
JESD-609代码
e0
长度
10 mm
内存密度
4194304 bit
内存集成电路类型
STANDARD SRAM
内存宽度
16
湿度敏感等级
3
功能数量
1
端子数量
44
字数
262144 words
字数代码
256000
工作模式
ASYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
256KX16
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
LQFP
封装等效代码
QFP44,.47SQ,32
封装形状
SQUARE
封装形式
FLATPACK, LOW PROFILE
并行/串行
PARALLEL
峰值回流温度(摄氏度)
240
电源
3.3 V
认证状态
Not Qualified
座面最大高度
1.6 mm
最大待机电流
0.01 A
最小待机电流
3.14 V
最大压摆率
0.26 mA
最大供电电压 (Vsup)
3.63 V
最小供电电压 (Vsup)
3.135 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
0.8 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
10
宽度
10 mm
文档预览
IS61LV25616
256K x 16 HIGH SPEED ASYNCHRONOUS
CMOS STATIC RAM WITH 3.3V SUPPLY
FEATURES
• High-speed access time:
— 7, 8, 10, 12, and 15 ns
• CMOS low power operation
• Low stand-by power:
— Less than 5 m
A
(typ.) CMOS stand-by
• TTL compatible interface levels
• Single 3.3V power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Data control for upper and lower bytes
• Industrial temperature available
ISSI
®
AUGUST 2000
DESCRIPTION
The
ISSI
IS61LV25616 is a high-speed, 4,194,304-bit static
RAM organized as 262,144 words by 16 bits. It is fabricated
using
ISSI
's high-performance CMOS technology. This highly
reliable process coupled with innovative circuit design tech-
niques, yields high-performance and low power consumption
devices.
When
CE
is HIGH (deselected), the device assumes a standby
mode at which the power dissipation can be reduced down
with CMOS input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.A
data byte allows Upper Byte (UB) and Lower Byte (LB) access.
The IS61LV25616 is packaged in the JEDEC standard
44-pin 400-mil SOJ, 44-pin TSOP Type II, 44-pin LQFP and
48-pin Mini BGA (8mm x 10mm).
FUNCTIONAL BLOCK DIAGRAM
A0-A17
DECODER
256K x 16
MEMORY ARRAY
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
CE
OE
WE
UB
LB
ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any
errors which may appear in this publication. © Copyright 2000, Integrated Silicon Solution, Inc.
CONTROL
CIRCUIT
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
1
IS61LV25616
PIN CONFIGURATIONS
44-Pin TSOP (Type II) and SOJ
44-Pin LQFP
ISSI
®
A0
A1
A2
A3
A4
CE
I/O0
I/O1
I/O2
I/O3
Vcc
GND
I/O4
I/O5
I/O6
I/O7
WE
A5
A6
A7
A8
A9
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A17
A16
A15
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
Vcc
I/O11
I/O10
I/O9
I/O8
NC
A14
A13
A12
A11
A10
CE
I/O0
I/O1
I/O2
I/O3
Vcc
GND
I/O4
I/O5
I/O6
I/O7
44 43 42 41 40 39 38 37 36 35 34
33
1
32
2
31
3
30
4
29
5
TOP VIEW
28
6
27
7
26
8
25
9
24
10
23
11
12 13 14 15 16 17 18 19 20 21 22
WE
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A17
A16
A15
A14
A13
A12
A11
A10
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
Vcc
I/O11
I/O10
I/O9
I/O8
NC
48-Pin mini BGA
1
2
3
4
5
6
PIN DESCRIPTIONS
A0-A17
I/O0-I/O15
CE
OE
WE
LB
UB
NC
Vcc
GND
Address Inputs
Data Inputs/Outputs
Chip Enable Input
Output Enable Input
Write Enable Input
Lower-byte Control (I/O0-I/O7)
Upper-byte Control (I/O8-I/O15)
No Connection
Power
Ground
A
B
C
D
E
F
G
H
LB
I/O
8
I/O
9
GND
Vcc
I/O
14
I/O
15
NC
OE
UB
I/O
10
I/O
11
I/O
12
I/O
13
NC
A8
A0
A3
A5
A17
NC
A14
A12
A9
A1
A4
A6
A7
A16
A15
A13
A10
A2
CE
I/O
1
I/O
3
I/O
4
I/O
5
WE
A11
N/C
I/O
0
I/O
2
Vcc
GND
I/O
6
I/O
7
NC
2
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
IS61LV25616
TRUTH TABLE
I/O PIN
Mode
Not Selected
Output Disabled
Read
WE
X
H
X
H
H
H
L
L
L
CE
H
L
L
L
L
L
L
L
L
OE
X
H
X
L
L
L
X
X
X
LB
X
X
H
L
H
L
L
H
L
UB
X
X
H
H
L
L
H
L
L
I/O0-I/O7
High-Z
High-Z
High-Z
D
OUT
High-Z
D
OUT
D
IN
High-Z
D
IN
I/O8-I/O15
High-Z
High-Z
High-Z
High-Z
D
OUT
D
OUT
High-Z
D
IN
D
IN
ISSI
Vcc Current
I
SB
1
, I
SB
2
I
CC
I
CC
®
1
2
3
4
5
Write
I
CC
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol Parameter
V
TERM
T
BIAS
V
CC
T
STG
P
T
Terminal Voltage with Respect to GND
Temperature Under Bias
Vcc Related to GND
Storage Temperature
Power Dissipation
Value
–0.5 to Vcc+0.5
–45 to +90
–0.3 to +4.0
–65 to +150
1.0
Unit
V
°C
V
°C
W
6
7
8
9
10
Note:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation of
the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
OPERATING RANGE
Range
Commercial
Industrial
Ambient Temperature
0°C to +70°C
–40°C to +85°C
7, 8, 10 ns
V
CC
3.3V +10%, -5%
3.3V +10%, -5%
12 ns, 15 ns
V
CC
3.3V ± 10%
3.3V ± 10%
11
12
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
3
IS61LV25616
DC ELECTRICAL CHARACTERISTICS
(Over Operating Range)
Symbol
V
OH
V
OL
V
IH
V
IL
I
LI
I
LO
Parameter
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage
Input LOW Voltage
(1)
Input Leakage
Output Leakage
GND
V
IN
V
CC
GND
V
OUT
V
CC
, 4
Outputs Disabled
Com.
Ind.
Com.
Ind.
Test Conditions
V
CC
= Min., I
OH
= –4.0 mA
V
CC
= Min., I
OL
= 8.0 mA
Min.
2.4
2.0
–0.3
–1
–5
–1
–5
ISSI
Max.
0.4
V
CC
+ 0.3
0.8
1
5
1
5
Unit
V
V
V
V
µA
µA
®
Notes:
1. V
IL
(min.) = –2.0V for pulse width less than 10 ns.
POWER SUPPLY CHARACTERISTICS
(1)
(Over Operating Range)
Symbol
I
CC
I
SB
Parameter
Vcc Dynamic Operating
Supply Current
TTL Standby Current
(TTL Inputs)
TTL Standby Current
(TTL Inputs)
CMOS Standby
Current (CMOS Inputs)
Test Conditions
V
CC
= Max.,
Com.
I
OUT
= 0 mA, f = f
MAX
Ind.
V
CC
= Max.,
V
IN
= V
IH
or V
IL
CE
V
IH
, f = f
MAX
.
V
CC
= Max.,
V
IN
= V
IH
or V
IL
CE
V
IH
, f = 0
Com.
Ind.
Com.
Ind.
-7, -8
Min. Max.
260
300
85
95
20
25
10
15
-10
Min. Max.
260
300
85
95
20
25
10
15
-12
Min. Max.
240
280
75
85
20
25
10
15
-15
Min. Max.
220
250
65
75
20
25
10
15
Unit
mA
mA
I
SB
1
mA
I
SB
2
V
CC
= Max.,
Com.
CE
V
CC
– 0.2V,
Ind.
V
IN
V
CC
– 0.2V, or
V
IN
0.2V, f = 0
mA
Note:
1. At f = f
MAX
, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
Shaded area product in development
CAPACITANCE
(1)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Input/Output Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
Max.
6
8
Unit
pF
pF
Note:
1. Tested initially and after any design or process changes that may affect these parameters.
4
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
IS61LV25616
READ CYCLE SWITCHING CHARACTERISTICS
(1)
(Over Operating Range)
Symbol
Parameter
Read Cycle Time
Address Access Time
Output Hold Time
CE
Access Time
OE
Access Time
OE
to High-Z Output
OE
to Low-Z Output
CE
to High-Z Output
CE
to Low-Z Output
LB, UB
Access Time
LB, UB
to High-Z Output
LB, UB
to Low-Z Output
Power Up Time
Power Down Time
-7
Min. Max.
7
3
0
0
2.5
0
0
0
7
7
3.5
2.5
3
3
2.5
7
-8
Min. Max.
8
3
0
3
0
0
0
8
8
3.5
3
3
3.5
3
8
-10
Min. Max.
10
3
0
0
3
0
0
0
10
10
4
4
4
4
3
10
-12
Min. Max.
12
3
0
0
3
0
0
0
12
12
5
5
6
5
4
12
ISSI
-15
Min. Max.
15
3
0
0
0
3
0
0
0
15
15
7
6
8
7
5
15
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
®
1
2
3
4
5
6
7
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
HZOE
(2)
t
LZOE
(2)
t
HZCE
(2
t
LZCE
(2)
t
BA
t
HZB
(2)
t
LZB
(2)
t
PU
t
PD
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V,
input pulse levels of 0V to 3.0V and output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.
Shaded area product in development
AC TEST CONDITIONS
Parameter
Input Pulse Level
Input Rise and Fall Times
Input and Output Timing
and Reference Level
Output Load
Unit
0V to 3.0V
3 ns
1.5V
See Figures 1 and 2
8
9
10
319
AC TEST LOADS
Z
O
= 50Ω
OUTPUT
50Ω
1.5V
30 pF
Including
jig and
scope
3.3V
11
OUTPUT
5 pF
Including
jig and
scope
353
12
Figure 1
Figure 2
5
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. B
09/29/00
查看更多>
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消