®
ISL6263B
Data Sheet
July 8, 2010
FN6388.3
5-Bit VID Single-Phase Voltage Regulator
with Current Monitor for IMVP-6+ Santa
Rosa GPU Core
The ISL6263B IC is a Single-Phase Synchronous-Buck
PWM voltage regulator featuring Intersil’s Robust Ripple
Regulator (R
3
) Technology™. The ISL6263B is an
implementation of the Intel
®
Mobile Voltage Positioning
(IMVP) protocol for GPU Render Engine core power.
Integrated current monitor, droop amplifier, MOSFET drivers
and bootstrap diode result in smaller implementation area and
lower component cost.
Intersil’s R
3
Technology™ combines the best features of
both fixed-frequency PWM and hysteretic PWM, delivering
excellent light-load efficiency and superior load transient
response by commanding variable switching frequency
during the transitory event. For maximum conversion
efficiency, the ISL6263B automatically enters diode-
emulation mode (DEM) should the inductor current attempt
to flow negative. DEM is highly configurable and easy to
set-up. A PWM filter can be enabled that prevents the
switching frequency from entering the audible spectrum as a
result of extremely light load while in DEM.
The Render core voltage can be dynamically programmed
from 0.41200V to 1.28750V by the five VID input pins
without requiring sequential stepping of the VID states. The
ISL6263B requires only one capacitor for both the soft-start
slew-rate and the dynamic VID slew-rate by internally
connecting the SOFT pin to the appropriate current source.
Processor socket Kelvin sensing is accomplished with an
integrated unity-gain true differential amplifier.
Features
• Precision single-phase core voltage regulator
- 0.5% system accuracy 0°C to +100°C
- Differential remote GPU die voltage sensing
- Differential droop voltage sensing
• Real-time GPU current monitor output
• Applications up to 25A
• Input voltage range: +5.0V to +25.0V
• Programmable PWM frequency: 200kHz to 500kHz
• Pre-biased output start-up capability
• 5-bit voltage identification input (VID)
- 1.28750V to 0.41200V
- 25.75mV steps
- Sequential or non-sequential VID change on-the-fly
• Configurable PWM modes
- forced continuous conduction mode
- automatic entry and exit of diode emulation mode
- selectable audible frequency PWM filter
• Integrated MOSFET drivers and bootstrap diode
• Choice of current sensing schemes
- Lossless inductor DCR current sensing
- Precision resistive current sensing
• Overvoltage, undervoltage and overcurrent protection
• Pb-free (RoHS compliant)
Pinout
PGOOD
VR_ON
AF_EN
Ordering Information
PART NUMBER
(Notes 2, 3)
ISL6263BHRZ
PART
MARKING
TEMP (°C)
PACKAGE
(Pb-Free)
PKG.
DWG. #
RBIAS
SOFT
OCSET
VW
COMP
FB
VDIFF
VSEN
1
2
3
4
5
6
7
8
9
RTN
32
FDE
ISL6263B (32 LD 5x5 QFN)
TOP VIEW
IMON
VID4
VID3
26
VID2
25
24 VID1
23 VID0
22 PVCC
THERMAL PAD
(BOTTOM)
21 LGATE
20 PGND
19 PHASE
18 UGATE
17 BOOT
10
DROOP
11
DFB
12
VO
13
VSUM
14
VIN
15
VSS
16
VDD
ISL6263 BHRZ -10 to +100 32 Ld 5x5 QFN L32.5x5
31
30
29
28
27
ISL6263BHRZ-T ISL6263 BHRZ -10 to +100 32 Ld 5x5 QFN L32.5x5
(Note 1)
Tape and Reel
NOTES:
1. Please refer to
TB347
for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-
free material sets, molding compounds/die attach materials, and
100% matte tin plate plus anneal (e3 termination finish, which is RoHS
compliant and compatible with both SnPb and Pb-free soldering
operations). Intersil Pb-free products are MSL classified at Pb-free
peak reflow temperatures that meet or exceed the Pb-free
requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information
page for
ISL6263B.
For more information on MSL please see techbrief
TB363.
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 2007, 2008, 2010. All Rights Reserved. R
3
Technology™ is a trademark of Intersil Americas Inc.
All other trademarks mentioned are the property of their respective owners.
Block Diagram
VR_ON
VDD
+
−
VSS
↓ ↓
1:1
V
REF
1.545V
PWM
CONTROL
DIODE
EMULATION
AUDIBLE
FREQUENCY
FILTER
SEVERE
OVERVOLTAGE
SOFT
CROWBAR
CONTROL
PHASE
SHOOT THROUGH
PROTECTION
PVCC
PGOOD
BOOT
POR
VREF
×
2
−
SCP
+
PGOOD
SHORT
CIRCUIT
OVER
CURRENT
UNDER
VOLTAGE
OVER
VOLTAGE
FAULT
LATCH
+
−
Σ
+
DRIVER
UGATE
↓
VID1
VID2
VID3
VID4
VID DAC
I
SS
↓
I
DVID
↔
+
↓
−
+
E/A
−
↓
↓
↓
2
RBIAS
OCSET
VSUM
DFB
DROOP
VO
+
−
−
OCP
+
VSEN
RTN
VDIFF
+
−
VID0
SOFT
FN6388.3
July 8, 2010
DRIVER
LGATE
PGND
X31
FDE
AF_EN
VW
+
−
Δ
V
W
20%
Δ
V
W
30%
g
m
V
IN
PWM
ISL6263B
+
V
W
R
3
MODULATOR
g
m
V
soft
V
COMP
FB
COMP
IMON
VIN
FIGURE 1. SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM OF THE ISL6263B
ISL6263B
Simplified Application Circuit for DCR Current Sensing
R
VDD
V
5V
C
VDD
VDD
R
RBIAS
RBIAS
C
SOFT
SOFT
UGATE
BOOT
R
IMON
PGOOD
IMON
C
IMON
PHASE
C
BOOT
L
OUT
V
CCGFX
Q
HS
C
IN
VIN
V
IN
PVCC
C
PVCC
VID<0:4>
VR_ON
AF_EN
FDE
V
CC_SNS
V
SS_SNS
VSEN
RTN
VW
VSUM
LGATE
PGND
Q
LS
C
OUT
R
S
R
NTC
ISL6263B
R
FSET
C
FSET
VO
C
N
R
NTCP
R
NTCS
C
COMP1
R
OCSET
COMP
R
COMP
C
COMP2
FB
OCSET
DFB
R
DRP1
VDIFF
R
DIFF2
C
DIFF
VSS
R
DIFF1
R
GND
0Ω
DROOP
R
DRP2
C
DRP
FIGURE 2. ISL6263B GPU RENDER-CORE VOLTAGE REGULATOR SOLUTION WITH DCR CURRENT SENSING
3
FN6388.3
July 8, 2010
ISL6263B
Simplified Application Circuit for Resistive Current Sensing
R
VDD
V
5V
C
VDD
VDD
R
RBIAS
RBIAS
C
SOFT
SOFT
UGATE
BOOT
R
IMON
PGOOD
IMON
C
IMON
PHASE
C
BOOT
L
OUT
R
SNS
V
CCGFX
Q
HS
C
IN
VIN
V
IN
PVCC
C
PVCC
VID<0:4>
VR_ON
AF_EN
FDE
V
CC_SNS
V
SS_SNS
VSEN
RTN
VW
VSUM
LGATE
PGND
Q
LS
C
OUT
R
S
ISL6263B
R
FSET
C
FSET
VO
C
N
C
COMP1
R
OCSET
COMP
R
COMP
C
COMP2
FB
OCSET
DFB
R
DRP1
VDIFF
R
DIFF2
C
DIFF
VSS
R
DIFF1
R
GND
0Ω
DROOP
R
DRP2
C
DRP
FIGURE 3. ISL6263B GPU RENDER-CORE VOLTAGE REGULATOR SOLUTION WITH RESISTIVE CURRENT SENSING
4
FN6388.3
July 8, 2010
ISL6263B
Absolute Voltage Ratings
VIN to VSS. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +28V
VDD to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +7.0V
PVCC to PGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +7.0V
VSS to PGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +0.3V
PHASE to VSS. . . . . . . . . . . . . . . . . . . . . . . . . . (DC) -0.3V to +28V
(<100ns Pulse Width, 10μJ) -5.0V
BOOT to PHASE . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +7.0V
BOOT to VSS or PGND . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +33V
UGATE. . . . . . . . . . . . . . . . . . . (DC) -0.3V to PHASE, BOOT +0.3V
(<200ns Pulse Width, 20μJ) -4.0V
LGATE . . . . . . . . . . . . . . . . . . . . (DC) -0.3V to PGND, PVCC +0.3V
(<100ns Pulse Width, 4μJ) -2.0V
ALL Other Pins. . . . . . . . . . . . . . . . . . . . . -0.3V to VSS, VDD +0.3V
Thermal Information
Thermal Resistance (Typical, Notes 4, 5)
θ
JA
(°C/W)
θ
JC
(°C/W)
QFN Package. . . . . . . . . . . . . . . . . . . .
35
6
Junction Temperature Range. . . . . . . . . . . . . . . . . .-55°C to +150°C
Operating Temperature Range . . . . . . . . . . . . . . . .-10°C to +100°C
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C
Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
Recommended Operating Conditions
Ambient Temperature Range. . . . . . . . . . . . . . . . . -10°C to +100°C
VIN to VSS. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +5V to +25V
VDD to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +5V ±5%
PVCC to PGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +5V ±5%
FDE to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0V to +3.3V
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and
result in failures not covered by warranty.
NOTES:
4.
θ
JA
is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See
Tech Brief TB379.
5. For
θ
JC
, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications
These specifications apply for T
A
= -10°C to +100°C, unless otherwise stated. All typical specifications
T
A
= +25°C, V
DD
= 5V, PVCC = 5V.
Boldface limits apply over the operating temperature range,
-10°C to +100°C.
SYMBOL
TEST CONDITIONS
MIN
(Note 6)
TYP
MAX
(Note 6)
UNITS
PARAMETER
VIN
VIN Input Resistance
VIN Shutdown Current
VDD and PVCC
VDD Input Bias Current
VDD Shutdown Current
VDD POR THRESHOLD
Rising VDD POR Threshold Voltage
Falling VDD POR Threshold Voltage
REGULATION
Output Voltage Range
R
VIN
I
VIN_SHDN
VR_ON = 3.3V
VR_ON = 0V, V
IN
= 25V
1.0
1.0
MΩ
µA
I
VDD
I
VDD_SHDN
V
VR_ON = 3.3V
VR_ON = 0V, V
DD
= 5.0V
2.7
3.3
1.0
mA
µA
VDD_THR
VDD_THF
4.35
3.85
4.10
4.50
V
V
V
V
GFX_MAX
GFX_MIN
VID<4:0> = 00000
VID<4:0> = 11111
VID<4:0> = 00000 to 11110 (1.28750V
to 0.51500V)
VID<4:0> = 11110 to 11111 (0.51500V to
0.41200V)
1.28750
0.41200
25.75
103
-0.5
-1.0
-3.0
0.5
1.0
3.0
V
V
mV/step
mV
%
%
%
V
VID Voltage Step
System Accuracy
VID = 1.28750V to 0.74675V
T
A
= 0°C to +100°C
VID = 0.72100V to 0.51500V
T
A
= 0°C to +100°C
VID = 0.41200
T
A
= 0°C to +100°C
5
FN6388.3
July 8, 2010