首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

KMPC8343ZQAGDB

Microprocessors - MPU 8347 PBGA PB W/O ENC

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

下载文档
KMPC8343ZQAGDB 在线购买

供应商:

器件:KMPC8343ZQAGDB

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
NXP(恩智浦)
零件包装代码
BGA
包装说明
29 X 29 MM, 1.20 MM HEIGHT, 1 MM PITCH, PLASTIC, BGA-620
针数
620
Reach Compliance Code
not_compliant
ECCN代码
5A992
其他特性
ALSO REQUIRES 2.5V AND 3.3V SUPPLY
地址总线宽度
32
位大小
32
边界扫描
YES
最大时钟频率
66 MHz
外部数据总线宽度
32
格式
FLOATING POINT
集成缓存
YES
JESD-30 代码
S-PBGA-B620
JESD-609代码
e0
长度
29 mm
低功率模式
YES
湿度敏感等级
3
端子数量
620
最高工作温度
105 °C
最低工作温度
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
260
认证状态
Not Qualified
座面最大高度
2.46 mm
速度
400 MHz
最大供电电压
1.26 V
最小供电电压
1.14 V
标称供电电压
1.2 V
表面贴装
YES
技术
CMOS
温度等级
OTHER
端子面层
Tin/Lead/Silver (Sn/Pb/Ag)
端子形式
BALL
端子节距
1 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
40
宽度
29 mm
uPs/uCs/外围集成电路类型
MICROPROCESSOR
文档预览
Freescale Semiconductor
Technical Data
Document Number: MPC8343EAEC
Rev. 11, 09/2011
MPC8343EA PowerQUICC II Pro
Integrated Host Processor Hardware
Specifications
The MPC8343EA PowerQUICC II Pro is a next generation
PowerQUICC II integrated host processor. The
MPC8343EA contains a processor core built on Power
Architecture® technology with system logic for networking,
storage, and general-purpose embedded applications. For
functional characteristics of the processor, refer to the
MPC8349EA PowerQUICC II Pro Integrated Host
Processor Family Reference Manual.
To locate published errata or updates for this document, refer
to the MPC8343EA product summary page on our website,
as listed on the back cover of this document, or contact your
local Freescale sales office.
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . 6
Power Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 10
Clock Input Timing . . . . . . . . . . . . . . . . . . . . . . . . . . 11
RESET Initialization . . . . . . . . . . . . . . . . . . . . . . . . . 13
DDR and DDR2 SDRAM . . . . . . . . . . . . . . . . . . . . . 15
DUART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Ethernet: Three-Speed Ethernet, MII Management . 22
USB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Local Bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
JTAG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
I
2
C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
PCI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
Timers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
GPIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
IPIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
SPI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
Package and Pin Listings . . . . . . . . . . . . . . . . . . . . . 49
Clocking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60
Thermal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68
System Design Information . . . . . . . . . . . . . . . . . . . 73
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . 76
Document Revision History . . . . . . . . . . . . . . . . . . . 78
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
22.
23.
© 2006–2011 Freescale Semiconductor, Inc. All rights reserved.
Overview
NOTE
The information in this document is accurate for revision 3.x silicon and
later (in other words, for orderable part numbers ending in A or B). For
information on revision 1.1 silicon and earlier versions, see the
MPC8343E
PowerQUICC II Pro Integrated Host Processor Hardware Specifications.
See
Section 22.1, “Part Numbers Fully Addressed by This Document,”
for
silicon revision level determination.
1
Overview
This section provides a high-level overview of the device features.
Figure 1
shows the major functional
units within the MPC8343EA.
Security
DUART
Dual I
2
C
Timers
GPIO
e300 Core
Interrupt
Controller
32KB
D-Cache
32KB
I-Cache
DDR
SDRAM
Controller
Local Bus
High-Speed
USB 2.0
Dual
Role
10/100/1000
Ethernet
10/100/1000
Ethernet
PCI
SEQ
DMA
Figure 1. MPC8343EA Block Diagram
Major features of the device are as follows:
• Embedded PowerPC e300 processor core; operates at up to 400 MHz
— High-performance, superscalar processor core
— Floating-point, integer, load/store, system register, and branch processing units
— 32-Kbyte instruction cache, 32-Kbyte data cache
— Lockable portion of L1 cache
— Dynamic power management
— Software-compatible with the other Freescale processor families that implement Power
Architecture technology
• Double data rate, DDR1/DDR2 SDRAM memory controller
— Programmable timing supporting DDR1 and DDR2 SDRAM
— 32- bit data interface, up to 266 MHz data rate
MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11
2
Freescale Semiconductor
Overview
— Up to four physical banks (chip selects), each bank up to 1 Gbyte independently addressable
— DRAM chip configurations from 64 Mbits to 1 Gbit with ×8/×16 data ports
— Full error checking and correction (ECC) support
— Support for up to 16 simultaneous open pages (up to 32 pages for DDR2)
— Contiguous or discontiguous memory mapping
— Read-modify-write support
— Sleep-mode support for SDRAM self refresh
— Auto refresh
— On-the-fly power management using CKE
— Registered DIMM support
— 2.5-V SSTL2 compatible I/O for DDR1, 1.8-V SSTL2 compatible I/O for DDR2
Dual three-speed (10/100/1000) Ethernet controllers (TSECs)
— Dual controllers designed to comply with IEEE 802.3™, 802.3u™, 820.3x™, 802.3z™,
802.3ac™ standards
— Ethernet physical interfaces:
– 1000 Mbps IEEE Std. 802.3 RGMII, IEEE Std. 802.3z RTBI, full-duplex
– 10/100 Mbps IEEE Std. 802.3 MII full- and half-duplex
— Buffer descriptors are backward-compatible with MPC8260 and MPC860T 10/100
programming models
— 9.6-Kbyte jumbo frame support
— RMON statistics support
— Internal 2-Kbyte transmit and 2-Kbyte receive FIFOs per TSEC module
— MII management interface for control and status
— Programmable CRC generation and checking
PCI interface
— Designed to comply with
PCI Specification Revision 2.3
— Data bus width:
– 32-bit data PCI interface operating at up to 66 MHz
— PCI 3.3-V compatible
— PCI host bridge capabilities
— PCI agent mode on PCI interface
— PCI-to-memory and memory-to-PCI streaming
— Memory prefetching of PCI read accesses and support for delayed read transactions
— Posting of processor-to-PCI and PCI-to-memory writes
— On-chip arbitration supporting five masters on PCI
— Accesses to all PCI address spaces
— Parity supported
— Selectable hardware-enforced coherency
MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11
Freescale Semiconductor
3
Overview
— Address translation units for address mapping between host and peripheral
— Dual address cycle for target
— Internal configuration registers accessible from PCI
Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP,
IEEE Std. 802.11i®, iSCSI, and IKE processing. The security engine contains four
crypto-channels, a controller, and a set of crypto execution units (EUs):
— Public key execution unit (PKEU) :
– RSA and Diffie-Hellman algorithms
– Programmable field size up to 2048 bits
– Elliptic curve cryptography
– F2m and F(p) modes
– Programmable field size up to 511 bits
— Data encryption standard (DES) execution unit (DEU)
– DES and 3DES algorithms
– Two key (K1, K2) or three key (K1, K2, K3) for 3DES
– ECB and CBC modes for both DES and 3DES
— Advanced encryption standard unit (AESU)
– Implements the Rijndael symmetric-key cipher
– Key lengths of 128, 192, and 256 bits
– ECB, CBC, CCM, and counter (CTR) modes
— XOR parity generation accelerator for RAID applications
— ARC four execution unit (AFEU)
– Stream cipher compatible with the RC4 algorithm
– 40- to 128-bit programmable key
— Message digest execution unit (MDEU)
– SHA with 160-, 224-, or 256-bit message digest
– MD5 with 128-bit message digest
– HMAC with either algorithm
— Random number generator (RNG)
— Four crypto-channels, each supporting multi-command descriptor chains
– Static and/or dynamic assignment of crypto-execution units through an integrated controller
– Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
Universal serial bus (USB) dual role controller
— USB on-the-go mode with both device and host functionality
— Complies with USB specification Rev. 2.0
— Can operate as a stand-alone USB device
– One upstream facing port
– Six programmable USB endpoints
MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11
4
Freescale Semiconductor
Overview
— Can operate as a stand-alone USB host controller
– USB root hub with one downstream-facing port
– Enhanced host controller interface (EHCI) compatible
– High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations
— External PHY with UTMI, serial and UTMI+ low-pin interface (ULPI)
Local bus controller (LBC)
— Multiplexed 32-bit address and data operating at up to 133 MHz
— Eight chip selects for eight external slaves
— Up to eight-beat burst transfers
— 32-, 16-, and 8-bit port sizes controlled by an on-chip memory controller
— Three protocol engines on a per chip select basis:
– General-purpose chip select machine (GPCM)
– Three user-programmable machines (UPMs)
– Dedicated single data rate SDRAM controller
— Parity support
— Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit)
Programmable interrupt controller (PIC)
— Functional and programming compatibility with the MPC8260 interrupt controller
— Support for 8 external and 35 internal discrete interrupt sources
— Support for 1 external (optional) and 7 internal machine checkstop interrupt sources
— Programmable highest priority request
— Four groups of interrupts with programmable priority
— External and internal interrupts directed to host processor
— Redirects interrupts to external INTA pin in core disable mode.
— Unique vector number for each interrupt source
Dual industry-standard I
2
C interfaces
— Two-wire interface
— Multiple master support
— Master or slave I
2
C mode support
— On-chip digital filtering rejects spikes on the bus
— System initialization data optionally loaded from I
2
C-1 EPROM by boot sequencer embedded
hardware
DMA controller
— Four independent virtual channels
— Concurrent execution across multiple channels with programmable bandwidth control
— Handshaking (external control) signals for all channels: DMA_DREQ[0:3],
DMA_DACK[0:3], DMA_DDONE[0:3]
— All channels accessible to local core and remote PCI masters
MPC8343EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 11
Freescale Semiconductor
5
查看更多>
参数对比
与KMPC8343ZQAGDB相近的元器件有:KMPC8343CZQAGDB、MPC8343ECVRADDB、302074-4505R00CB、KMPC8343EVRAGDB、KMPC8343EZQAGDB。描述及对比如下:
型号 KMPC8343ZQAGDB KMPC8343CZQAGDB MPC8343ECVRADDB 302074-4505R00CB KMPC8343EVRAGDB KMPC8343EZQAGDB
描述 Microprocessors - MPU 8347 PBGA PB W/O ENC Microprocessors - MPU 8347 PBGA W/O ENC W/ PB Microprocessors - MPU 8347 PBGA NO-PB W/ ENC Fixed Resistor, Metal Foil, 1W, 505ohm, 500V, 0.25% +/-Tol, -2,2ppm/Cel, Microprocessors - MPU 8347 PBGA NOPB W/ ENC Microprocessors - MPU 8347 PBGA PB W/ENC
是否Rohs认证 不符合 不符合 符合 不符合 - -
Reach Compliance Code not_compliant not_compliant unknown compliant - -
ECCN代码 5A992 5A992 5A002 EAR99 - -
JESD-609代码 e0 e0 e2 e0 - -
端子数量 620 620 620 4 - -
最高工作温度 105 °C 105 °C 105 °C 125 °C - -
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY 4 Terminals - -
技术 CMOS CMOS CMOS METAL FOIL - -
端子面层 Tin/Lead/Silver (Sn/Pb/Ag) Tin/Lead/Silver (Sn/Pb/Ag) Tin/Silver (Sn/Ag) Tin/Lead (Sn/Pb) - -
LPC1788 APP放在SDRAM中运行直接重启,求高人指点MPU的设置
/*MPU设置宏,此处是网上大神写的,具体的都没有找到例子*/ #define MPU_REGION...
leices6 NXP MCU
关于NFC和RFID的了解
前两年NFC似乎非常的火暴,装在手机就可以支付,但是貌似没在国内发展起来国内现在用余额宝,...
Wince.Android 嵌入式系统
Nios里怎么做电子狗?
Nios里怎么做电子狗? 求代码和原理 代码最好有些注释,兄弟水平有限 谢谢 Nios里怎么做电子狗...
chrisclover 嵌入式系统
1602液晶(代码+图片)
离开地球表面计划之1602液晶! 430G2553 液晶显示。仅供参考,有不足之处,请指出! ...
沉默胜过白金 微控制器 MCU
植入轮胎RFID技术及可靠性研究
 0 引言   射频识别(RFID)技术是20世纪90年代开始兴起的一种非接触的自动识别技术,它是...
Jacktang RF/无线
网传7000mAh电池新机将至,对此你怎么看?
手机现在已经是必需品甚至消耗品了吧? 管管最近两周一直在被我妹 骚扰 暗示她手机不行了想要支援...
okhxyyo 电源技术
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消