首页 > 器件类别 > 存储 > 存储

MT42L256M32D2LH-18AIT:A

DDR DRAM,

器件类别:存储    存储   

厂商名称:Micron Technology

厂商官网:http://www.mdtic.com.tw/

下载文档
器件参数
参数名称
属性值
厂商名称
Micron Technology
Reach Compliance Code
unknown
内存集成电路类型
DDR DRAM
Base Number Matches
1
文档预览
4Gb: x16, x32 Automotive Mobile LPDDR2 SDRAM
Features
Automotive Mobile LPDDR2 SDRAM
MT42L256M16D1, MT42L128M32D1, MT42L256M32D2,
MT42L128M64D2, MT42L512M32D4, MT42L192M64D3,
MT42L256M64D4
Features
• Ultra low-voltage core and I/O power supplies
– V
DD2
= 1.14–1.30V
– V
DDCA
/V
DDQ
= 1.14–1.30V
– V
DD1
= 1.70–1.95V
• Clock frequency range
– 533–10 MHz (data rate range: 1066–20 Mb/s/pin)
• Four-bit prefetch DDR architecture
• Eight internal banks for concurrent operation
• Multiplexed, double data rate, command/address
inputs; commands entered on every CK edge
• Bidirectional/differential data strobe per byte of
data (DQS/DQS#)
• Programmable READ and WRITE latencies (RL/WL)
• Programmable burst lengths: 4, 8, or 16
• Per-bank refresh for concurrent operation
• On-chip temperature sensor to control self refresh
rate
• Partial-array self refresh (PASR)
• Deep power-down mode (DPD)
• Selectable output drive strength (DS)
• Clock stop capability
• RoHS-compliant, “green” packaging
Table 1: Key Timing Parameters
Speed Clock Rate Data Rate
Grade
(MHz)
(Mb/s/pin)
-18
-25
-3
533
400
333
1066
800
667
RL
8
6
5
WL
4
3
2
t
RCD/
t
RP
1
Options
• V
DD2
: 1.2V
• Configuration
– 32 Meg x 16 x 8 banks x 1 die
– 16 Meg x 32 x 8 banks x 1 die
– 16 Meg x 32 x 8 banks x 2 die
– 32 Meg x 16 x 8 banks x 4 die
– 16 Meg x 32 x 8 banks x 2 die
– 16 Meg x 32 x 8 banks x 3 die
– 16 Meg x 32 x 8 banks x 4 die
• Device type
– LPDDR2-S4, 1 die in package
– LPDDR2-S4, 2 die in package
– LPDDR2-S4, 3 die in package
– LPDDR2-S4, 4 die in package
• FBGA “green” package
– 134-ball FBGA (10mm x
11.5mm)
– 168-ball FBGA (12mm x 12mm)
– 216-ball FBGA (12mm x 12mm)
– 220-ball FBGA (14mm x 14mm)
– 240-ball FBGA (14mm x 14mm)
– 253-ball FBGA (11mm x 11mm)
• Timing – cycle time
– 1.875ns @ RL = 8
– 2.5ns @ RL = 6
– 3.0ns @ RL = 5
• Automotive certified
– Package-level burn-in
• Operating temperature range
– From –40°C to +85°C
– From –40°C to +105°C
• Revision
Note:
Marking
L
256M16
128M32
256M32
512M32
128M64
192M64
256M64
D1
D2
D3
D4
GU, TK, GV
LF, LG
LH, LK, LL, LM
LD, MP
MC
EU, EV
-18
-25
-3
A
IT
AT
:A
Typical
Typical
Typical
1. For Fast
t
RCD/
t
RP, contact factory.
PDF: 09005aef84fe5e04
4gb_mobile_lpddr2_u80m_ait_aat.pdf - Rev. B 10/13 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2012 Micron Technology, Inc. All rights reserved.
4Gb: x16, x32 Automotive Mobile LPDDR2 SDRAM
Features
Table 2: Single Channel S4 Configuration Addressing
256 Meg x 16
Architecture
Die
configuration
Row addressing
Column
addressing
Number of die
Die per rank
CS0#
CS1#
Ranks per channel
1
Note:
CS0#
CS1#
CS0#
CS1#
Figure 4 (page 18)
128 Meg x 32
Figure 4 (page 18)
256 Meg x 32
Figure 5 (page 18)
512 Meg x 32
Figure 10 (page 23)
32 Meg x 16 x 8 banks
n/a
16K (A[13:0])
2K (A[10:0])
n/a
1
1
0
1
16 Meg x 32 x 8 banks
n/a
16K (A[13:0])
1K (A[9:0])
n/a
1
1
0
1
16 Meg x 32 x 8 banks
16 Meg x 32 x 8 banks
16K (A[13:0])
1K (A[9:0])
1K (A[9:0])
2
1
1
2
32 Meg x 16 x 8 banks
32 Meg x 16 x 8 banks
16K (A[13:0])
2K (A[10:0])
2K (A[10:0])
4
2
2
2
1. A channel is a complete LPDRAM interface, including command/address and data pins.
Table 3: Dual Channel S4 Configuration Addressing
128 Meg x 64
Architecture
Die configuration
Row addressing
Column addressing
Number of die
Die per rank
CS0#
CS1#
Ranks per channel
1
Channel A
Channel B
Note:
CS0#
CS1#
Figure 7 (page 20)
192 Meg x 64
Figure 9 (page 22)
256 Meg x 64
Figure 8 (page 21)
16 Meg x 32 x 8 banks
16K (A[13:0])
1K (A[9:0])
n/a
2
1
0
1
1
16 Meg x 32 x 8 banks
16K (A[13:0])
1K (A[9:0])
1K (A[9:0])
3
1
1 = Channel A
0 = Channel B
2
1
16 Meg x 32 x 8 banks
16K (A[13:0])
1K (A[9:0])
1K (A[9:0])
4
1
1
2
2
1. A channel is a complete LPDRAM interface, including command/address and data pins.
PDF: 09005aef84fe5e04
4gb_mobile_lpddr2_u80m_ait_aat.pdf - Rev. B 10/13 EN
2
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2012 Micron Technology, Inc. All rights reserved.
4Gb: x16, x32 Automotive Mobile LPDDR2 SDRAM
Features
Figure 1: 4Gb LPDDR2 Part Numbering
MT
42
L
128M32
D1
GU
-25
A
IT
:A
Micron Technology
Product Family
42 = Mobile LPDDR2 SDRAM
Design Revision
:A = First generation
Operating Temperature
IT = –40°C to +85°C
AT = –40°C to +105°C
Operating Voltage
L = 1.2V
Configuration
256M16 = 256 Meg x 16
128M32 = 128 Meg x 32
256M32 = 256 Meg x 32
512M32 = 512 Meg x 32
128M64 = 128 Meg x 64
192M64 = 192 Meg x 64
256M64 = 256 Meg x 64
Automotive Certified
A = Package-level burn-in
Cycle Time
-18 = 1.875ns,
t
CK RL = 8
-25 = 2.5ns,
t
CK RL = 6
-3 = 3.0ns,
t
CK RL = 5
Package Codes
GU, TK, GV
LF, LG
LD, MP
MC
EU, EV
= 134-ball FBGA, 10mm x 11.5mm
= 168-ball FBGA, 12mm x 12mm
= 220-ball FBGA, 14mm x 14mm
= 240-ball FBGA, 14mm x 14mm
= 253-ball FBGA, 11mm x 11mm
Addressing
D1 = LPDDR2, 1 die
D2 = LPDDR2, 2 die
D3 = LPDDR2, 3 die
D4 = LPDDR2, 4 die
LH, LK, LL, LM = 216-ball FBGA, 12mm x 12mm
FBGA Part Marking Decoder
Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the
part number. Micron’s FBGA part marking decoder is available at
www.micron.com/decoder.
PDF: 09005aef84fe5e04
4gb_mobile_lpddr2_u80m_ait_aat.pdf - Rev. B 10/13 EN
3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2012 Micron Technology, Inc. All rights reserved.
4Gb: x16, x32 Automotive Mobile LPDDR2 SDRAM
Features
Table 4: Package Codes and Descriptions
Package
Code
GU
TK
GV
LF
LG
LH
LL
LM
LK
MP
LD
MC
EU
EV
Notes:
Ball Count
134
134
134
168
168
216
216
216
216
220
220
240
253
253
# Ranks
1
1
2
1
2
1
1
2
2
1
2
1
1
2
# Channels
1
1
1
1
1
Size (mm)
10 x 11.5 x 0.7, 0.65 pitch
10 x 11.5 x 0.6, 0.65 pitch
10 x 11.5 x 0.85, 0.65 pitch
12 x 12 x 0.75, 0.5 pitch
12 x 12 x 0.8, 0.5 pitch
Die per
Package
SDP
SDP
DDP
SDP
DDP
SDP
DDP
QDP
DDP
DDP
QDP
DDP
DDP
QDP
Solder Ball
Composition
LF35 (w/OSP)
SAC305
LF35 (w/OSP)
SAC305
SAC305
SAC305
SAC305
SAC305
SAC305
SAC305
SAC305
SAC305
LF35 (w/OSP)
LF35 (w/OSP)
1 (Chan B on- 12 x 12 x 0.65, 0.4 pitch
ly)
2
2
12 x 12 x 0.8, 0.4 pitch
12 x 12 x 1.0, 0.4 pitch
1 (Chan B on- 12 x 12 x 0.8, 0.4 pitch
ly)
2
2
2
2
2
14 x 14 x 0.8, 0.5 pitch
14 x 14 x 1.0, 0.5 pitch
14 x 14 x 0.8, 0.5 pitch
11 x 11 x 0.9, 0.5 pitch
11 x 11 x 1.2, 0.5 pitch
1. SDP = single-die package, DDP = dual-die package, QDP = quad-die package.
2. Solder ball material: LF35 with Cu OSP ball pads (98.25% Sn, 1.2% Ag, 0.5% Cu, 0.05% Ni)
SAC305 (96.5% Sn, 3% Ag, 0.5% Cu
PDF: 09005aef84fe5e04
4gb_mobile_lpddr2_u80m_ait_aat.pdf - Rev. B 10/13 EN
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2012 Micron Technology, Inc. All rights reserved.
4Gb: x16, x32 Automotive Mobile LPDDR2 SDRAM
Features
Contents
General Description ....................................................................................................................................... 12
General Notes ............................................................................................................................................ 12
I
DD
Specifications ........................................................................................................................................... 13
Package Block Diagrams ................................................................................................................................. 18
Package Dimensions ....................................................................................................................................... 24
Ball Assignments and Descriptions ................................................................................................................. 37
Functional Description ................................................................................................................................... 46
Power-Up ....................................................................................................................................................... 47
Initialization After RESET (Without Voltage Ramp) ...................................................................................... 49
Power-Off ....................................................................................................................................................... 49
Uncontrolled Power-Off .............................................................................................................................. 50
Mode Register Definition ................................................................................................................................ 50
Mode Register Assignments and Definitions ................................................................................................ 50
ACTIVATE Command ..................................................................................................................................... 61
8-Bank Device Operation ............................................................................................................................ 61
Read and Write Access Modes ......................................................................................................................... 62
Burst READ Command ................................................................................................................................... 62
READs Interrupted by a READ ..................................................................................................................... 69
Burst WRITE Command .................................................................................................................................. 69
WRITEs Interrupted by a WRITE ................................................................................................................. 72
BURST TERMINATE Command ...................................................................................................................... 72
Write Data Mask ............................................................................................................................................. 74
PRECHARGE Command ................................................................................................................................. 75
READ Burst Followed by PRECHARGE ......................................................................................................... 76
WRITE Burst Followed by PRECHARGE ....................................................................................................... 77
Auto Precharge ........................................................................................................................................... 78
READ Burst with Auto Precharge ................................................................................................................. 78
WRITE Burst with Auto Precharge ............................................................................................................... 79
REFRESH Command ...................................................................................................................................... 81
REFRESH Requirements ............................................................................................................................. 87
SELF REFRESH Operation ............................................................................................................................... 89
Partial-Array Self Refresh – Bank Masking .................................................................................................... 90
Partial-Array Self Refresh – Segment Masking .............................................................................................. 91
MODE REGISTER READ ................................................................................................................................. 92
Temperature Sensor ................................................................................................................................... 94
DQ Calibration ........................................................................................................................................... 96
MODE REGISTER WRITE Command ............................................................................................................... 98
MRW RESET Command .............................................................................................................................. 98
MRW ZQ Calibration Commands ................................................................................................................ 99
ZQ External Resistor Value, Tolerance, and Capacitive Loading .................................................................... 101
Power-Down ................................................................................................................................................. 101
Deep Power-Down ........................................................................................................................................ 108
Input Clock Frequency Changes and Stop Events ............................................................................................ 109
Input Clock Frequency Changes and Clock Stop with CKE LOW .................................................................. 109
Input Clock Frequency Changes and Clock Stop with CKE HIGH ................................................................. 110
NO OPERATION Command ........................................................................................................................... 110
Simplified Bus Interface State Diagram ....................................................................................................... 110
Truth Tables .................................................................................................................................................. 112
Electrical Specifications ................................................................................................................................. 120
Absolute Maximum Ratings ....................................................................................................................... 120
PDF: 09005aef84fe5e04
4gb_mobile_lpddr2_u80m_ait_aat.pdf - Rev. B 10/13 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2012 Micron Technology, Inc. All rights reserved.
查看更多>
msp430g2553 DEFC是干甚么的?
在msp430g2553.h文件中有: #define UCA0CTL1_ (0x00...
fdjk 微控制器 MCU
电路设计的6个常用接口类型
我们知道,在电路系统的各个子模块进行数据交换时可能会存在一些问题导致信号无法正常、高质量地 流通 ...
Jacktang 模拟与混合信号
这样还会烧吗?
点烟器输出电压16v 我在正级上加了一个44k的电阻,这样还会烧mp3吗?我不管试,怕再烧一个。 ...
sunsonglin 汽车电子
增益的指标问题
系统设计要求放大器放大倍数为1.0-10 而且增益的线性度不低于1%,我现在不明白的是怎样测试数据才...
wuli1314 模拟电子
请问 在HEF4051中 VDD VEE VSS3个引脚的作用
请问 在HEF4051中 VDD VEE VSS3个引脚的作用 VDD是正直流电源端,...
一沙一世 stm32/stm8
有奖直播:安世半导体理想二极管与负载开关,保障物联网应用的稳健高效运行
安世半导体(Nexperia),作为功率器件领域的研发、生产和销售的全球领导者,持续通过创新技术为...
EEWORLD社区 电源技术
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消