首页 > 器件类别 >

SL74HC4015D

dual 4-bit shift register

厂商名称:SLS

厂商官网:http://www.slsemicon.com

下载文档
文档预览
SL74HC4015
Dual 4-Bit Shift Register
High-Performance Silicon-Gate CMOS
The device inputs are compatible with standard CMOS outputs;
with pullup resistors, they are compatible with LS/ALSTTL outputs.
This device consists of two identical independent 4-stage serial-
input/parallel-output registers. Each register has independent Clock
and Reset inputs as well as a single serial Data input. “Q” outputs are
available from each of the four stages on both registers. All register
stages are D-type, master-slave flip-flops. The logic level present at the
Data input is transferred into the first register stage and shifted over
one stage at each positive-going clock transition. Resetting of all
stages is accomplished by a high level on the reset line.
Outputs Directly Interface to CMOS, NMOS, and TTL
Operating Voltage Range: 2.0 to 6.0 V
Low Input Current: 1.0
µA
High Noise Immunity Characteristic of CMOS Devices
ORDERING INFORMATION
SL74HC4015N Plastic
SL74HC4015D SOIC
T
A
= -55° to 125° C for all packages
PIN ASSIGNMENT
LOGIC DIAGRAM
FUNCTION TABLE
Inputs
Clock
Data
L
PIN 16 = V
CC
PIN 8 = GND
X
*
Outputs
Reset
L
L
L
H
Q
0
L
H
Q
0*
L
Q
n
Q
n-1
Q
n-1
Q
n*
L
H
X
X
= No Change
X = don’t care
SLS
System Logic
Semiconductor
SL74HC4015
MAXIMUM RATINGS
*
Symbol
V
CC
V
IN
V
OUT
I
IN
I
OUT
I
CC
P
D
Tstg
T
L
*
Parameter
DC Supply Voltage (Referenced to GND)
DC Input Voltage (Referenced to GND)
DC Output Voltage (Referenced to GND)
DC Input Current, per Pin
DC Output Current, per Pin
DC Supply Current, V
CC
and GND Pins
Power Dissipation in Still Air, Plastic DIP+
SOIC Package+
Storage Temperature
Lead Temperature, 1 mm from Case for 10 Seconds
(Plastic DIP or SOIC Package)
Value
-0.5 to +7.0
-1.5 to V
CC
+1.5
-0.5 to V
CC
+0.5
±20
±25
±50
750
500
-65 to +150
260
Unit
V
V
V
mA
mA
mA
mW
°C
°C
Maximum Ratings are those values beyond which damage to the device may occur.
Functional operation should be restricted to the Recommended Operating Conditions.
+Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C
SOIC Package: : - 7 mW/°C from 65° to 125°C
RECOMMENDED OPERATING CONDITIONS
Symbol
V
CC
V
IN
, V
OUT
T
A
t
r
, t
f
Parameter
DC Supply Voltage (Referenced to GND)
DC Input Voltage, Output Voltage (Referenced to GND)
Operating Temperature, All Package Types
Input Rise and Fall Time (Figure 1)
V
CC
=2.0 V
V
CC
=4.5 V
V
CC
=6.0 V
Min
2.0
0
-55
0
0
0
Max
6.0
V
CC
+125
1000
500
400
Unit
V
V
°C
ns
This device contains protection circuitry to guard against damage due to high static voltages or electric
fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated
voltages to this high-impedance circuit. For proper operation, V
IN
and V
OUT
should be constrained to the range
GND≤(V
IN
or V
OUT
)≤V
CC
.
Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V ).
CC
Unused outputs must be left open.
SLS
System Logic
Semiconductor
SL74HC4015
DC ELECTRICAL CHARACTERISTICS
(Voltages Referenced to GND)
V
CC
Symbol
Parameter
Test Conditions
V
Guaranteed Limit
25
°C
to
-55°C
1.5
3.15
4.2
0.3
0.9
1.2
1.9
4.4
5.9
3.98
5.48
0.1
0.1
0.1
0.26
0.26
±0.1
8.0
≤85
°C
1.5
3.15
4.2
0.3
0.9
1.2
1.9
4.4
5.9
3.84
5.34
0.1
0.1
0.1
0.33
0.33
±1.0
80
≤125
°C
1.5
3.15
4.2
0.3
0.9
1.2
1.9
4.4
5.9
3.7
5.2
0.1
0.1
0.1
0.4
0.4
±1.0
160
µA
µA
V
Unit
V
IH
Minimum High-Level
Input Voltage
Maximum Low -Level
Input Voltage
Minimum High-Level
Output Voltage
V
OUT
= 0.1 V or V
CC
-0.1 V
I
OUT
≤
20
µA
V
OUT
=0.1 V or V
CC
-0.1 V
I
OUT
 ≤
20
µA
V
IN
=V
IH
or V
IL
I
OUT
 ≤
20
µA
V
IN
= V
IH
or V
IL
I
OUT
 ≤
4.0 mA
I
OUT
 ≤
5.2 mA
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
4.5
6.0
2.0
4.5
6.0
4.5
6.0
6.0
6.0
V
V
IL
V
V
OH
V
V
OL
Maximum Low-Level
Output Voltage
V
IN
=V
IH
or V
IL
I
OUT
 ≤
20
µA
V
IN
= V
IH
or V
IL
I
OUT
 ≤
4.0 mA
I
OUT
 ≤
5.2 mA
I
IN
I
CC
Maximum Input
Leakage Current
Maximum Quiescent
Supply Current
(per Package)
V
IN
=V
CC
or GND
V
IN
=V
CC
or GND
I
OUT
=0µA
SLS
System Logic
Semiconductor
SL74HC4015
AC ELECTRICAL CHARACTERISTICS
(C
L
=50pF,Input t
r
=t
f
=6.0 ns)
V
CC
Symbol
f
max
Parameter
Maximum Clock Frequency (50% Duty Cycle)
(Figure 2)
Maximum Propagation Delay, Clock to Q (Figures
2 and 5)
Maximum Propagation Delay, Reset to Q (Figures
1 and 5)
Maximum Output Transition Time, Any Output
(Figures 3 and 5)
Maximum Input Capacitance
Power Dissipation Capacitance (Per Latch)
C
PD
Used to determine the no-load dynamic power
consumption: P
D
=C
PD
V
CC2
f+I
CC
V
CC
V
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
-
Guaranteed Limit
25
°C
to
-55°C
6
30
35
175
35
30
205
41
35
75
15
13
10
≤85°C
4.8
24
28
220
44
37
255
51
43
95
19
16
10
≤125°C
4
20
24
265
53
45
310
62
53
110
22
19
10
Unit
MHz
t
PLH
, t
PHL
ns
t
PHL
ns
t
TLH
, t
THL
ns
C
IN
pF
Typical @25°C,V
CC
=5.0 V
140
pF
TIMING REQUIREMENTS
(C
L
=50pF,Input t
r
=t
f
=6.0 ns)
V
CC
Symbol
t
su
Parameter
Minimum Setup Time, D to Clock
(Figure 4)
Minimum Hold Time, Clock to D
(Figure 4)
Minimum Recovery Time, Reset to
Clock (Figure 1)
Minimum Pulse Width, Reset (Figure
1)
Minimum Pulse Width, Clock (Figure
4)
Maximum Input Rise and Fall Times
(Figure 1)
V
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
2.0
4.5
6.0
Guaranteed Limit
25
°C
to
-55°C
50
10
9.0
5
5
5
5
5
5
80
16
14
80
16
14
1000
500
400
≤85°C
65
13
11
5
5
5
5
5
5
100
20
17
100
20
17
1000
500
400
≤125°C
75
15
13
5
5
5
5
5
5
120
24
20
120
24
20
1000
500
400
Unit
ns
t
h
ns
t
rec
ns
t
w
ns
t
w
ns
t
r
, t
f
ns
SLS
System Logic
Semiconductor
SL74HC4015
Figure 1. Switching Waveforms
Figure 2. Switching Waveforms
Figure 3. Switching Waveforms
Figure 4. Switching Waveforms
Figure 5. Test Circuit
SLS
System Logic
Semiconductor
查看更多>
参数对比
与SL74HC4015D相近的元器件有:SL74HC4015N、SL74HC4015。描述及对比如下:
型号 SL74HC4015D SL74HC4015N SL74HC4015
描述 dual 4-bit shift register dual 4-bit shift register dual 4-bit shift register
求2410.pcb图,demo版也可以
谢谢各位大侠了 求2410.pcb图,demo版也可以 谢谢各位了 Re: 求2410.pcb图,d...
chriswwl PCB设计
方波、三角波的multisim的仿真错误
求大神帮忙看看是哪里错了,一直显示仿真错误。 方波、三角波的multisim的仿真错误 电路确实是...
ok国 模拟电子
请教pci总线基地址作用
我想问问高手,pci设备的配置寄存器中的基地址bar中设置的基地址,比如是io地址或者内存地址,有什...
shanqiubin 嵌入式系统
出一块物联网核心板,tiny OS 开源系统
出一块,物联网核心板,搭载tencentOS tiny 系统, 搭载高亮LED控制,蓝牙模块;几...
tao282515641 淘e淘
Zigbee远程控制LED灯组网程序实例下载
以前看的,分享一下: Zigbee远程控制LED灯组网程序实例下载 Zigbee远程控制LED...
zzhere2007 RF/无线
请教:DMA中断
我在写一个S3C2440的SPI驱动时需要用到DMA中断,但发现该中断号unsigned int i...
wangfang888 嵌入式系统
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消