首页 > 器件类别 > 逻辑 > 逻辑

SSTV16859CGLF-T

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, 0.240 INCH, TSSOP-64

器件类别:逻辑    逻辑   

厂商名称:IDT (Integrated Device Technology)

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
IDT (Integrated Device Technology)
零件包装代码
TSSOP
包装说明
0.240 INCH, TSSOP-64
针数
64
Reach Compliance Code
compliant
系列
SSTV
JESD-30 代码
R-PDSO-G64
JESD-609代码
e3
长度
17 mm
逻辑集成电路类型
D FLIP-FLOP
位数
13
功能数量
1
端子数量
64
最高工作温度
70 °C
最低工作温度
输出极性
TRUE
封装主体材料
PLASTIC/EPOXY
封装代码
TSSOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)
NOT SPECIFIED
传播延迟(tpd)
2.7 ns
认证状态
Not Qualified
座面最大高度
1.2 mm
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
YES
温度等级
COMMERCIAL
端子面层
MATTE TIN
端子形式
GULL WING
端子节距
0.5 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
触发器类型
POSITIVE EDGE
宽度
6.1 mm
最小 fmax
200 MHz
文档预览
Integrated
Circuit
Systems, Inc.
ICSSSTV16859
DDR 13-Bit to 26-Bit Registered Buffer
Recommended Applications:
• DDR Memory Modules
• Provides complete DDR DIMM logic solution with
ICS93V857 or ICS95V857
• SSTL_2 compatible data registers
Product Features:
• Differential clock signals
• Meets SSTL_2 signal data
• Supports SSTL_2 class II specifications on outputs
• Low-voltage operation
- V
DD
= 2.3V to 2.7V
• Available in 64 pin TSSOP and 56 pin VFQFN (MLF2)
packages
Pin Configurations
Q13A
Q12A
Q11A
Q10A
Q9A
VDDQ
GND
Q8A
Q7A
Q6A
Q5A
Q4A
Q3A
Q2A
GND
Q1A
Q13B
VDDQ
Q12B
Q11B
Q10B
Q9B
Q8B
Q7B
Q6B
GND
VDDQ
Q5B
Q4B
Q3B
Q2B
Q1B
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
VDDQ
GND
D13
D12
VDD
VDDQ
GND
D11
D10
D9
GND
D8
D7
RESET#
GND
CLK#
CLK
VDDQ
VDD
VREF
D6
GND
D5
D4
D3
GND
VDDQ
VDD
D2
D1
GND
VDDQ
Truth Table
1
Inputs
RESET#
L
H
H
H
CLK
X or
Floating
-
-
L or H
CLK#
X or
Floating
¯
¯
L or H
D
X or
Floating
H
L
X
Q Outputs
Q
L
H
L
Q
0(2)
64-Pin TSSOP
6.10 mm. Body, 0.50 mm. pitch
Q8A
VDDQ
Q9A
Q10A
Q11A
Q12A
Q13A
VDDQ
GND
D13
D12
VDD
VDDQ
D11
56
43
Notes:
1.
H = "High" Signal Level
L = "Low" Signal Level
= Transition "Low"-to-"High"
= Transition "High"-to-"Low"
X = Don't Care
Output level before the indicated steady state
input conditions were established.
2.
Block Diagram
CLK
CLK#
RESET#
D1
VREF
R
CLK
D1
Q1A
Q1B
Q7A
1
Q6A
Q5A
Q4A
Q3A
Q2A
Q1A
Q13B
VDDQ
Q12B
Q11B
Q10B
Q9B
Q8B
14
15
ICSSSTV16859
42
D10
ICSSSTV16859
D9
D8
D7
RESET#
GND
CLK#
CLK
VDDQ
VDD
VREF
D6
D5
29
D4
28
To 12 Other Channels
0003G—05/21/02
Q7B
Q6B
VDDQ
Q5B
Q4B
Q3B
Q2B
Q1B
VDDQ
D1
D2
VDD
VDDQ
D3
56 pin VFQFN (MLF2)
ICSSSTV16859
General Description
The 13-bit-to-26-bit ICSSSTV16859 is a universal bus driver designed for 2.3V to 2.7V V
DD
operation and
SSTL_2 I/O levels, except for the LVCMOS RESET# input.
Data flow from D to Q is controlled by the differential clock (CLK/CLK#) and a control signal (RESET#). The
positive edge of CLK is used to trigger the data flow whereas CLK# is used to maintain sufficient noise margins
where as RESET#, an LVCMOS asynchronous signal, is intended for use at the time of power-up only.
ICSSSTV16859 supports low-power standby operation. A logic level “Low” at RESET# assures that all internal
registers and outputs (Q) are reset to the logic “Low” state, and all input receivers, data (D) and clock (CLK/
CLK#) are switched off. Please note that RESET# must always be supported with LVCMOS levels at a valid
logic state because VREF may not be stable during power-up.
To ensure that outputs are at a defined logic state before a stable clock has been supplied, RESET# must be
held at a logic “low” level during power up.
In the DDR DIMM application, RESET# is specified to be completely asynchronous with respect to CLK and
CLK#. Therefore, no timing relationship can be guaranteed between the two signals. When entering a low-power
standby state, the register will be cleared and the outputs will be driven to a logic “Low” level quickly relative
to the time to disable the differential input receivers. This ensures there are no glitches on the output. However,
when coming out of low-power standby state, the register will become active quickly relative to the time to
enable the differential input receivers. When the data inputs are at a logic level “low” and the clock is stable
during the “Low”-to-”High” transition of RESET# until the input receivers are fully enabled, the design ensures
that the outputs will remain at a logic “Low” level.
Pin Configuration (64-Pin TSSOP)
PIN NUMBER
1-5, 8-14, 16, 17, 19-25, 28-32
7, 15, 26, 34, 39, 43, 50, 54,
58, 63
6, 18, 27, 33, 38, 47, 59, 64
35, 36, 40-42, 44, 52, 53, 55-
57, 61, 62
48
49
37, 46, 60
51
45
PIN NAME
Q (13:1)
GND
VDDQ
D (13:1)
CLK
CLK#
VDD
RESET#
VREF
TYPE
OUTPUT
PWR
PWR
INPUT
INPUT
INPUT
PWR
INPUT
INPUT
Data output
Ground
Output supply voltage, 2.5V nominal
Data input
Positive master clock input
Negative master clock input
Core supply voltage, 2.5V nominal
Reset (active low)
Input reference voltage, 2.5V nominal
DESCRIPTION
Pin Configuration (56-Pin MLF2)
PIN NUMBER
1-8, 10-16, 18-22, 50-54, 56
37, 48
9, 17, 23, 27, 34, 44, 49, 55
24, 25, 28-31, 39-43, 46, 47
35
36
26, 33, 45
38
32
-
0003G—05/21/02
PIN NAME
Q (13:1)
GND
VDDQ
D (13:1)
CLK
CLK#
VDD
RESET#
VREF
Center PAD
TYPE
OUTPUT
PWR
PWR
INPUT
INPUT
INPUT
PWR
INPUT
INPUT
PWR
Data output
Ground
DESCRIPTION
Output supply voltage, 2.5V nominal
Data input
Positive master clock input
Negative master clock input
Core supply voltage, 2.5V nominal
Reset (active low)
Input reference voltage, 2.5V nominal
Ground (MLF2 package only)
2
ICSSSTV16859
Absolute Maximum Ratings
Storage Temperature . . . . . . . . . . . . . . . . . . . .
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . .
Input Voltage
1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output Voltage
1,2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input Clamp Current . . . . . . . . . . . . . . . . . . . .
Output Clamp Current . . . . . . . . . . . . . . . . . . .
Continuous Output Current . . . . . . . . . . . . . . .
V
DD
, V
DDQ
or GND Current/Pin . . . . . . . . . . .
Package Thermal Impedance
3
...............
–65°C to +150°C
-0.5 to 3.6V
-0.5 to V
DD
+0.5
-0.5 to V
DDQ
+0.5
±50 mA
±50 mA
±50 mA
±100 mA
55°C/W
Notes:
1. The input and output negative voltage
ratings may be excluded if the input
and output clamp ratings are observed.
2. This current will flow only when the
output is in the high state level
V
0
>V
DDQ
.
3. The package thermal impedance is
calculated in accordance with
JESD 51.
Stresses above those listed under
Absolute Maximum Ratings
may cause permanent damage to the device. These
ratings are stress specifications only and functional operation of the device at these or any other conditions above those
listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect product reliability.
Recommended Operating Conditions
PARAMETER
V
DD
V
DDQ
V
REF
V
TT
V
I
V
IH (DC)
V
IH (AC)
V
IL (DC)
V
IL (DC)
V
IH
V
IL
V
ICR
V
ID
V
IX
I
OH
I
OL
T
A
1
DESCRIPTION
Supply Voltage
I/O Supply Voltage
Reference Voltage
Termination Voltage
Input Voltage
DC Input High Voltage
AC Input High Voltage
Data Inputs
DC Input Low Voltage
AC Input Low Voltage
Input High Voltage Level
RESET#
Input Low Voltage Level
Common mode Input Range
CLK, CLK#
Differential Input Voltage
Cross Point Voltage of Differential Clock
Pair
High-Level Output Current
Low-Level Output Current
Operating Free-Air Temperature
MIN
2.3
2.3
1.15
V
REF
- 0.04
0
V
REF
+ 0.15
V
REF
+ 0.31
TYP
2.5
2.5
1.25
V
REF
MAX
2.7
2.7
1.35
V
REF
+ 0.04
V
DDQ
UNITS
V
REF
- 0.15
V
REF
- 0.31
1.7
0.97
0.36
(V
DDQ
/2) - 0.2
0.7
1.53
V
(V
DDQ
/2) + 0.2
-20
20
70
mA
°C
0
Guarenteed by design, not 100% tested in production.
0003G—05/21/02
3
ICSSSTV16859
Electrical Characteristics - DC
T
A
= 0 - 70º C; V
DD
= 2.5 +/-0.2V, V
DDQ
=2.5 +/-0.2V; (unless otherwise stated)
SYMBOL
V
IK
V
OH
PARAMETERS
I
I
= -18mA
I
OH
= -100µA
I
OH
= -16mA
I
OL
= 100µA
I
OL
= 16mA
All Inputs
V
I
= V
DD
or GND
Standby (Static)
RESET# = GND
V
I
= V
IH(AC)
or V
IL(AC)
,
Operating (Static)
RESET# = V
DD
RESET# = V
DD
,
Dynamic operating
V
I
= V
IH(AC)
or V
IL(AC)
,
(clock only)
CLK and CLK# switching
50% duty cycle.
I
O
= 0
RESET# = V
DD
,
V
I
= V
IH(AC)
or V
IL (AC)
,
Dynamic Operating CLK and CLK# switching
(per each data input) 50% duty cycle. One data
input switching at half
clock frequency, 50%
duty cycle
Output High
I
OH
= -20mA
Output Low
I
OL
= 20mA
[r
OH
- r
OL
] each
I
O
= 20mA, T
A
= 25° C
separate bit
Data Inputs
V
I
= V
REF
±350mV
CLK and CLK#
V
ICR
= 1.25V, V
I(PP)
= 360mV
CONDITIONS
V
DDQ
2.3V
2.3V-2.7V
2.3V
2.3V-2.7V
2.3V
2.7V
V
DDQ
-
0.2
1.95
0.2
0.35
±5
0.01
50
MIN
TYP
MAX
-1.2
UNITS
V
V
OL
I
I
I
DD
µA
µA
mA
70
2.7V
µ/clock
MHz
I
DDD
30
µA/ clock
MHz/data
r
OH
r
OL
r
O(D)
C
i
2.3V-2.7V
2.3V-2.7V
2.5V
2.5V
7
7
13.5
13
20
20
4
pF
2.5
2.5
3.5
3.5
Notes:
1 - Guaranteed by design, not 100% tested in production.
0003G—05/21/02
4
ICSSSTV16859
Timing Requirements
1
(over recommended operating free-air temperature range, unless otherwise noted)
V
DDQ
= 2.5V ± 0.2V
SYMBOL
PARAMETERS
MIN
MAX
Clock frequency
200
f
clock
TSSOP
1.7
2.7
t
PD
Clock to output time
VFQFN (MLF2)
1.6
2.6
Reset to output time
5
t
RST
t
SL
Output slew rate
1
4
0.60
Setup time, fast slew rate
2 & 4
t
S
Data before CLK↑ , CLK#↓
3&4
0.80
Setup time, slow slew rate
0.40
Hold time, fast slew rate
2 & 4
T
h
Data after CLK↑ , CLK#↓
0.50
Hold time, slow slew rate
3 & 4
1 - Guaranteed by design, not 100% tested in production.
Notes:
2 - For data signal input slew rate of
1V/ns.
3 - For data signal input slew rate of
0.5V/ns and < 1V/ns.
4 - CLK, CLK# signals input slew rate of
1V/ns.
UNITS
MHz
ns
ns
ns
V/ns
ns
ns
ns
ns
Switching Characteristics
(over recommended operating free-air temperature range, unless otherwise noted) (see Figure 1)
From
To
V
DD
= 2.5V ±0.2V
UNITS
SYMBOL
MIN
TYP
MAX
(Input)
(Output)
200
MHz
f
max
CLK, CLK# (TSSOP)
Q
1.7
2.3
2.7
ns
t
PD
CLK, CLK# (VFQFN[MLF2])
Q
1.6
2.1
2.6
ns
RESET#
Q
5
ns
t
phl
0003G—05/21/02
5
查看更多>
参数对比
与SSTV16859CGLF-T相近的元器件有:ICSSSTV16859CGLF、ICSSSTV16859CG。描述及对比如下:
型号 SSTV16859CGLF-T ICSSSTV16859CGLF ICSSSTV16859CG
描述 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, 0.240 INCH, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, 6.10 MM, 0.50 MM PITCH, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, 6.10 MM, 0.50 MM PITCH, TSSOP-64
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP TSSOP
包装说明 0.240 INCH, TSSOP-64 6.10 MM, 0.50 MM PITCH, TSSOP-64 TSSOP,
针数 64 64 64
Reach Compliance Code compliant compliant unknown
系列 SSTV SSTV SSTV
JESD-30 代码 R-PDSO-G64 R-PDSO-G64 R-PDSO-G64
JESD-609代码 e3 e3 e0
长度 17 mm 17 mm 17 mm
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
位数 13 13 13
功能数量 1 1 1
端子数量 64 64 64
最高工作温度 70 °C 70 °C 70 °C
输出极性 TRUE TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
传播延迟(tpd) 2.7 ns 2.7 ns 2.7 ns
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 MATTE TIN Matte Tin (Sn) TIN LEAD
端子形式 GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.5 mm
端子位置 DUAL DUAL DUAL
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 6.1 mm 6.1 mm 6.1 mm
最小 fmax 200 MHz 200 MHz 200 MHz
是否Rohs认证 符合 符合 -
峰值回流温度(摄氏度) NOT SPECIFIED 260 -
处于峰值回流温度下的最长时间 NOT SPECIFIED 40 -
限流电阻和分压电阻的区别是什么
外观上没区别,都是电阻,分压和限流是根据具体场景来看的,元器件对电流有要求时,对电流设计时用电...
Aguilera 模拟与混合信号
PCB文件转换
亲人们,谁可以帮我把这些文件转成AD软件可以打开的元器件库,,因电脑配置不行,再装一个软件电脑卡到怀...
xxhhzz PCB设计
FPGA上用SATA host接SSD的高速存取,有人感兴趣不?
cyclone v sx 系列SOC上面好多sedes,6对以上,可以拿出一对来做sata接口 sa...
lelee007 Altera SoC
可编程序控制器在自动化生产线中的应用
可编程序控制器在自动化生产线中的应用 , 实现了对钢材预处理的程序 可编程序控制器在自动化...
frozenviolet FPGA/CPLD
苏黎世仪器在线研讨会报名|来自瑞士的顶尖阻抗分析仪【快速和低速测量两相宜】
精度,准度和测量速度在任何阻抗测试中都至关重要。 本次研讨会 将通过两个实用案例向您展示 MFI...
EEWORLD社区 测试/测量
给无线蓝牙眼镜加AI作用大吗?
最近有个项目想把无线蓝牙眼镜加入进去,如果把AI功能加入到这个眼镜上,可以加哪些AI功能呢? 说...
wangerxian 嵌入式系统
热门器件
热门资源推荐
器件捷径:
00 01 02 03 04 05 06 07 08 09 0A 0C 0F 0J 0L 0M 0R 0S 0T 0Z 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 1H 1K 1M 1N 1P 1S 1T 1V 1X 1Z 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 2G 2K 2M 2N 2P 2Q 2R 2S 2T 2W 2Z 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 3G 3H 3J 3K 3L 3M 3N 3P 3R 3S 3T 3V 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4M 4N 4P 4S 4T 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5E 5G 5H 5K 5M 5N 5P 5S 5T 5V 60 61 62 63 64 65 66 67 68 69 6A 6C 6E 6F 6M 6N 6P 6R 6S 6T 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7M 7N 7P 7Q 7V 7W 7X 80 81 82 83 84 85 86 87 88 89 8A 8D 8E 8L 8N 8P 8S 8T 8W 8Y 8Z 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9F 9G 9H 9L 9S 9T 9W
需要登录后才可以下载。
登录取消