首页 > 器件类别 > 存储 > 存储

U635H64BS2K45G1

powerstore 8K x 8 nvsram

器件类别:存储    存储   

厂商名称:Simtek

厂商官网:http://www.simtek.com

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
Simtek
包装说明
SOP,
Reach Compliance Code
unknown
ECCN代码
EAR99
最长访问时间
45 ns
JESD-30 代码
R-PDSO-G28
JESD-609代码
e3
长度
18.11 mm
内存密度
65536 bit
内存集成电路类型
NON-VOLATILE SRAM
内存宽度
8
功能数量
1
端子数量
28
字数
8192 words
字数代码
8000
工作模式
ASYNCHRONOUS
最高工作温度
85 °C
最低工作温度
-40 °C
组织
8KX8
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
PARALLEL
认证状态
Not Qualified
座面最大高度
2.845 mm
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Matte Tin (Sn)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
宽度
8.407 mm
文档预览
Obsolete - Not Recommended for New Designs
U635H64
PowerStore
8K x 8 nvSRAM
Features
High-performance CMOS non-
volatile static RAM 8192 x 8 bits
25, 35 and 45 ns Access Times
12, 20 and 25 ns Output Enable
Access Times
I
CC
= 15 mA at 200 ns Cycle
Time
Automatic STORE to EEPROM
on Power Down using system
capacitance
Software initiated STORE
(STORE Cycle Time < 10 ms)
Automatic STORE Timing
10
5
STORE cycles to EEPROM
10 years data retention in
EEPROM
Automatic RECALL on Power Up
Software RECALL Initiation
(RECALL Cycle Time < 20
μs)
Unlimited RECALL cycles from
EEPROM
Single 5 V
±
10 % Operation
Operating temperature ranges:
0 to 70
°C
-40 to 85
°C
QS 9000 Quality Standard
ESD characterization according-
MIL STD 883C M3015.7-HBM
(classification see IC Code
Numbers)
RoHS compliance and Pb- free
Packages: PDIP28 (600 mil)
SOP28 (330 mil)
Description
The U635H64 has two separate
modes of operation: SRAM mode
and nonvolatile mode. In SRAM
mode, the memory operates as an
ordinary static RAM. In nonvolatile
operation, data is transferred in
parallel from SRAM to EEPROM or
from EEPROM to SRAM. In this
mode SRAM functions are disab-
led.
The U635H64 is a fast static RAM
(25, 35, 45 ns), with a nonvolatile
electrically
erasable
PROM
(EEPROM) element incorporated
in each static memory cell. The
SRAM can be read and written an
unlimited number of times, while
independent nonvolatile data resi-
des in EEPROM. Data transfers
from the SRAM to the EEPROM
(the STORE operation) take place
automatically upon power down
using charge stored in system
capacitance.
Transfers from the EEPROM to the
SRAM (the RECALL operation)
take place automatically on power
up. The U635H64 combines the
high performance and ease of use
of a fast SRAM with nonvolatile
data integrity.
STORE cycles also may be initiated
under user control via a software
sequence.
Once a STORE cycle is initiated,
further input or output are disabled
until the cycle is completed.
Because a sequence of addresses
is used for STORE initiation, it is
important that no other read or write
accesses
intervene
in
the
sequence or the sequence will be
aborted.
RECALL cycles may also be initia-
ted by a software sequence.
Internally, RECALL is a two step
procedure. First, the SRAM data is
cleared and second, the nonvolatile
information is transferred into the
SRAM cells.
The RECALL operation in no way
alters the data in the EEPROM
cells. The nonvolatile data can be
recalled an unlimited number of
times.
Pin Configuration
n.c.
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
VCC
W
n.c.
A8
A9
A11
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
Pin Description
Signal Name
A0 - A12
DQ0 - DQ7
E
G
W
VCC
VSS
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
PDIP
22
SOP
21
20
19
18
17
16
15
Top View
March 31, 2006
STK Control #ML0052
1
Rev 1.0
U635H64
Block Diagram
EEPROM Array
128 x (64 x 8)
A5
Row Decoder
A6
A7
A8
A9
A11
A12
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
E
W
Input Buffers
SRAM
Array
128 Rows x
64 x 8 Columns
Store/
Recall
Control
V
CC
V
SS
STORE
RECALL
Power
Control
V
CC
Column I/O
Column Decoder
Software
Detect
A0 - A12
A0 A1 A2 A3 A4 A10
G
Truth Table for SRAM Operations
Operating Mode
Standby/not selected
Internal Read
Read
Write
*
H or L
Characteristics
All voltages are referenced to V
SS
= 0 V (ground).
All characteristics are valid in the power supply voltage range and in the operating temperature range specified.
Dynamic measurements are based on a rise and fall time of
5 ns, measured between 10 % and 90 % of V
I
, as well as
input levels of V
IL
= 0 V and V
IH
= 3 V. The timing reference level of all input and output signals is 1.5 V,
with the exception of the t
dis
-times and t
en
-times, in which cases transition is measured
±
200 mV from steady-state voltage.
E
H
L
L
L
W
*
G
*
DQ0 - DQ7
High-Z
High-Z
Data Outputs Low-Z
Data Inputs High-Z
H
H
L
H
L
*
Absolute Maximum Ratings
a
Power Supply Voltage
Input Voltage
Output Voltage
Power Dissipation
Operating Temperature
Storage Temperature
a:
Symbol
V
CC
V
I
V
O
P
D
Min.
-0.5
-0.3
-0.3
Max.
7
V
CC
+0.5
V
CC
+0.5
1
Unit
V
V
V
W
°C
°C
°C
C-Type
K-Type
T
a
T
stg
0
-40
-65
70
85
150
Stresses greater than those listed under „Absolute Maximum Ratings“ may cause permanent damage to the device. This is a stress
rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
STK Control #ML0052
2
Rev 1.0
March 31, 2006
U635H64
Recommended
Operating Conditions
Power Supply Voltage
Input Low Voltage
Input High Voltage
Symbol
V
CC
V
IL
V
IH
-2 V at Pulse Width
10 ns permitted
Conditions
Min.
4.5
-0.3
2.2
Max.
5.5
0.8
V
CC
+0.3
Unit
V
V
V
C-Type
DC Characteristics
Operating Supply Current
b
Symbol
I
CC1
V
CC
V
IL
V
IH
t
c
t
c
t
c
Average Supply Current during
STORE
c
I
CC2
V
CC
E
W
V
IL
V
IH
V
CC
V
IL
V
IH
V
CC
E
t
c
t
c
t
c
V
CC
W
V
IL
V
IH
V
CC
E
V
IL
V
IH
Conditions
Min.
= 5.5 V
= 0.8 V
= 2.2 V
= 25 ns
= 35 ns
= 45 ns
= 5.5 V
0.2 V
V
CC
-0.2 V
0.2 V
≥V
CC
-0.2 V
= 4.5 V
= 0.2 V
V
CC
-0.2 V
= 5.5 V
= V
IH
= 25 ns
= 35 ns
= 45 ns
= 5.5 V
V
CC
-0.2 V
0.2 V
V
CC
-0.2 V
= 5.5 V
V
CC
-0.2 V
0.2 V
V
CC
-0.2 V
90
80
75
6
Max.
K-Type
Unit
Min.
Max.
95
85
80
7
mA
mA
mA
mA
Average Supply Current during
PowerStore
Cycle
c
Standby Supply Current
d
(Cycling TTL Input Levels)
I
CC4
4
4
mA
I
CC(SB)1
30
23
20
15
34
27
23
15
mA
mA
mA
mA
Operating Supply Current
at t
cR
= 200 ns
b
(Cycling CMOS Input Levels)
Standby Supply Curent
d
(Stable CMOS Input Levels)
I
CC3
I
CC(SB)
3
3
mA
b: I
CC1
and I
CC3
are depedent on output loading and cycle rate. The specified values are obtained with outputs unloaded.
The current I
CC1
is measured for WRITE/READ - ratio of 1/2.
c: I
CC2
and I
CC4
are the average currents required for the duration of the respective STORE cycles (STORE Cycle Time).
d: Bringing E
V
IH
will not produce standby current levels until any nonvolatile cycle in progress has timed out. See MODE SELECTION
table. The current I
CC(SB)1
is measured for WRITE/READ - ratio of 1/2.
March 31, 2006
STK Control #ML0052
3
Rev 1.0
U635H64
C-Type
DC Characteristics
Symbol
V
CC
I
OH
I
OL
V
CC
V
OH
V
OL
V
CC
High
Low
Output Leakage Current
High at Three-State- Output
Low at Three-State- Output
I
OHZ
I
OLZ
I
IH
I
IL
V
IH
V
IL
V
CC
V
OH
V
OL
Conditions
Min.
Output High Voltage
Output Low Voltage
Output High Current
Output Low Current
Input Leakage Current
V
OH
V
OL
I
OH
I
OL
= 4.5 V
=-4 mA
= 8 mA
= 4.5 V
= 2.4 V
= 0.4 V
= 5.5 V
= 5.5 V
= 0V
= 5.5 V
= 5.5 V
= 0V
1
-1
-1
1
μA
μA
1
-1
-1
1
μA
μA
2.4
0.4
-4
8
8
Max.
Min.
2.4
0.4
-4
Max.
V
V
mA
mA
K-Type
Unit
SRAM Memory Operations
Switching Characteristics
No.
Read Cycle
1
2
3
4
5
6
7
8
9
Read Cycle Time
f
Address Access Time to Data Valid
g
Chip Enable Access Time to Data Valid
Output Enable Access Time to Data Valid
E HIGH to Output in High-Z
h
G HIGH to Output in High-Z
h
E LOW to Output in Low-Z
G LOW to Output in Low-Z
Output Hold Time after Address Change
Symbol
Alt.
t
AVAV
t
AVQV
t
ELQV
t
GLQV
t
EHQZ
t
GHQZ
t
ELQX
t
GLQX
t
AXQX
t
ELICCH
t
EHICCL
IEC
t
cR
t
a(A)
t
a(E)
t
a(G)
t
dis(E)
t
dis(G)
t
en(E)
t
en(G)
t
v(A)
t
PU
t
PD
5
0
3
0
25
35
45
Unit
Min. Max. Min. Max. Min. Max.
25
25
25
12
13
13
5
0
3
0
25
35
35
35
35
20
17
17
5
0
3
0
45
45
45
45
25
20
20
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
10 Chip Enable to Power Active
e
11 Chip Disable to Power Standby
d, e
e:
f:
g:
h:
Parameter guaranteed but not tested.
Device is continuously selected with E and G both LOW.
Address valid prior to or coincident with E transition LOW.
Measured
±
200 mV from steady state output voltage.
STK Control #ML0052
4
Rev 1.0
March 31, 2006
U635H64
Read Cycle 1: Ai-controlled (during Read cycle: E = G = V
IL
, W = V
IH
)
f
t
cR
(1)
Ai
DQi
Output
Previous Data Valid
t
v(A)
(9)
Address Valid
t
a(A)
(2)
Output Data Valid
Read Cycle 2: G-, E-controlled (during Read cycle: W = V
IH
)
g
t
cR
(1)
Ai
E
G
DQi
Output
High Impedance
t
PU
(10)
ACTIVE
STANDBY
Address Valid
t
a(A)
(2)
t
a(E)
(3)
t
en(E)
(7)
t
a(G)
(4)
t
en(G)
(8)
Output Data Valid
t
dis(G)
(6)
t
PD
(11)
t
dis(E)
(5)
I
CC
Switching Characteristics
No.
Write Cycle
12 Write Cycle Time
13 Write Pulse Width
14 Write Pulse Width Setup Time
15 Address Setup Time
16 Address Valid to End of Write
17 Chip Enable Setup Time
18 Chip Enable to End of Write
19 Data Setup Time to End of Write
20 Data Hold Time after End of Write
21 Address Hold after End of Write
22 W LOW to Output in High-Z
h, i
23 W HIGH to Output in Low-Z
Symbol
Alt. #1 Alt. #2
t
AVAV
t
WLWH
t
WLEH
t
AVWL
t
AVWH
t
ELWH
t
ELEH
t
DVWH
t
WHDX
t
WHAX
t
WLQZ
t
WHQX
t
DVEH
t
EHDX
t
EHAX
t
AVEL
t
AVEH
t
AVAV
IEC
t
cW
t
w(W)
t
su(W)
t
su(A)
t
su(A-WH)
25
35
45
Unit
Min. Max. Min. Max. Min. Max.
25
20
20
0
20
20
20
12
0
0
10
5
5
35
30
30
0
30
30
30
18
0
0
13
5
45
35
35
0
35
35
35
20
0
0
15
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
su(E)
t
w(E)
t
su(D)
t
h(D)
t
h(A)
t
dis(W)
t
en(W)
March 31, 2006
STK Control #ML0052
5
Rev 1.0
查看更多>
ubuntu10.4 源更新
Ubuntu10.04 更新源 Linux Ubuntu Free...
zzp0215 Linux与安卓
STM32FProtel元件库
http://www.altium.com/forms/libraries/designer6/...
xiaokan2007 stm32/stm8
给allegro pcb design设置区域规则
什么是区域规则?顾名思义,就是设置某一指定区域内的走线规则。完成区域规则设置分为两步,第一步:设置...
Jacktang PCB设计
如何实现分级背光:D0\D1\D2\D3\D4
YLS3C2440A的BSP中只提供过两个背光级别,亮与暗。。。我现在想多分几级,比如D0,D1,D...
wangjunaza 嵌入式系统
uC/OS V2.51安装调试指南(原创)
1、 将uCOSV251.exe文件解压缩到d:\\; 2、 进入d:\\software\\uCO...
0797s 嵌入式系统
有没有必要学HarmonyOS开发啊
有过这方面从业经验的前辈能不能分析一下有没有必要学鸿蒙OS开发啊?能不能分析利与弊。 有没有必要...
qfnurz 编程基础
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消