首页 > 器件类别 > 存储 > 存储

UPD4564323G5-A70-9JH

Synchronous DRAM, 2MX32, 5.5ns, MOS, PDSO86, 0.400 INCH, PLASTIC, TSOP2-86

器件类别:存储    存储   

厂商名称:NEC(日电)

下载文档
器件参数
参数名称
属性值
厂商名称
NEC(日电)
零件包装代码
TSOP2
包装说明
TSOP2,
针数
86
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
FOUR BANK PAGE BURST
最长访问时间
5.5 ns
JESD-30 代码
R-PDSO-G86
长度
22.22 mm
内存密度
67108864 bit
内存集成电路类型
SYNCHRONOUS DRAM
内存宽度
32
功能数量
1
端口数量
1
端子数量
86
字数
2097152 words
字数代码
2000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
2MX32
封装主体材料
PLASTIC/EPOXY
封装代码
TSOP2
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE, THIN PROFILE
认证状态
Not Qualified
座面最大高度
1.2 mm
最大供电电压 (Vsup)
3.6 V
最小供电电压 (Vsup)
3 V
标称供电电压 (Vsup)
3.3 V
表面贴装
YES
技术
MOS
温度等级
COMMERCIAL
端子形式
GULL WING
端子节距
0.5 mm
端子位置
DUAL
宽度
10.16 mm
文档预览
DATA SHEET
MOS INTEGRATED CIRCUIT
µ
PD4564323
64M-bit Synchronous DRAM
4-bank, LVTTL
for Rev. E
Description
The
µ
PD4564323 is a high-speed 67,108,864-bit synchronous dynamic random-access memory, organized as
524,288 words
×
32 bits
×
4 banks.
The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture.
All inputs and outputs are synchronized with the positive edge of the clock.
The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).
These products are packaged in 86-pin TSOP (II).
Features
Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
Pulsed interface
Possible to assert random column address in every cycle
Quad internal banks controlled by BA0 and BA1 (Bank Select)
• ×32
organization
Byte control by DQM0, DQM1, DQM2 and DQM3
Programmable Wrap sequence (Sequential / Interleave)
Programmable burst length (1, 2, 4, 8 and full page)
Programmable /CAS latency (2 and 3)
Automatic precharge and controlled precharge
CBR (Auto) refresh and self refresh
Single 3.3 V
±
0.3 V power supply
LVTTL compatible inputs and outputs
4,096 refresh cycles / 64 ms
Burst termination by Burst stop command and Precharge command
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all devices/types available in every country. Please check with local NEC representative for
availability and additional information.
Document No.
M14376EJ2V0DS00 (2nd edition)
Date Published December 1999 NS CP (K)
Printed in Japan
The mark
shows major revised points.
©
1999
µ
PD4564323 for Rev. E
5
Ordering Information
Part number
Organization
(word
×
bit
×
bank)
512K
×
32
×
4
Clock frequency
MHz (MAX.)
166
143
125
100
100
Package
86-pin Plastic TSOP (II)
(10.16 mm (400))
µ
PD4564323G5-A60-9JH
µ
PD4564323G5-A70-9JH
µ
PD4564323G5-A80-9JH
µ
PD4564323G5-A10-9JH
µ
PD4564323G5-A10B-9JH
2
Data Sheet M14376EJ2V0DS00
µ
PD4564323 for Rev. E
5
Part Number
µ
PD4564323G5 - A60
NEC Memory
Synchronous
DRAM
Memory Density
64 : 64M bits
Minimum Cycle Time
60 : 6 ns (166MHz)
70 : 7 ns (143MHz)
80 : 8 ns (125MHz)
10 : 10 ns (100MHz)
10B : 10 ns (100MHz)
Organization
32 : x32
Number of Banks
& Interface
3 : 4Bank, LVTTL
Low Voltage
A : 3.3
±
0.3 V
Package
G5 : TSOP(II)
Data Sheet M14376EJ2V0DS00
3
µ
PD4564323 for Rev. E
Pin Configuration
/xxx indicates active low signal.
[
µ
PD4564323]
86-pin Plastic TSOP (II) (10.16 mm (400))
512K words
×
32 bits
×
4 banks
V
CC
DQ0
V
CC
Q
DQ1
DQ2
V
SS
Q
DQ3
DQ4
V
CC
Q
DQ5
DQ6
V
SS
Q
DQ7
NC
V
CC
DQM0
/WE
/CAS
/RAS
/CS
NC
BA0
BA1
A10(AP)
A0
A1
A2
DQM2
V
CC
NC
DQ16
V
SS
Q
DQ17
DQ18
V
CC
Q
DQ19
DQ20
V
SS
Q
DQ21
DQ22
V
CC
Q
DQ23
V
CC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
86
85
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
V
SS
DQ15
V
SS
Q
DQ14
DQ13
V
CC
Q
DQ12
DQ11
V
SS
Q
DQ10
DQ9
V
CC
Q
DQ8
NC
V
SS
DQM1
NC
NC
CLK
CKE
A9
A8
A7
A6
A5
A4
A3
DQM3
V
SS
NC
DQ31
V
CC
Q
DQ30
DQ29
V
SS
Q
DQ28
DQ27
V
CC
Q
DQ26
DQ25
V
SS
Q
DQ24
V
SS
A0 to A10
: Address inputs
BA0, BA1
: Bank select
DQ0 to DQ31 : Data inputs / outputs
CLK
: Clock input
CKE
: Clock enable
/CS
: Chip select
/RAS
: Row address strobe
/CAS
: Column address strobe
/WE
: Write enable
DQM0 to DQM3 : DQ mask enable
V
CC
: Supply voltage
V
SS
: Ground
V
CC
Q
: Supply voltage for DQ
V
SS
Q
: Ground for DQ
NC
: No connection
4
Note
Note
A0 to A10 : Row address inputs
A0 to A7 : Column address inputs
Data Sheet M14376EJ2V0DS00
µ
PD4564323 for Rev. E
Block Diagram
CLK
CKE
Clock
Generator
Bank D
Bank C
Bank B
Address
Row Decoder
Mode
Register
Row
Address
Buffer
&
Refresh
Counter
Bank A
Sense Amplifier
Command Decoder
Control Logic
/CS
/RAS
/CAS
/WE
Data Control Circuit
Input & Output
Buffer
Latch Circuit
Column
Address
Buffer
&
Burst
Counter
Column Decoder &
Latch Circuit
DQM
DQ
Data Sheet M14376EJ2V0DS00
5
查看更多>
参数对比
与UPD4564323G5-A70-9JH相近的元器件有:UPD4564323G5-A10-9JH、UPD4564323G5-A60-9JH。描述及对比如下:
型号 UPD4564323G5-A70-9JH UPD4564323G5-A10-9JH UPD4564323G5-A60-9JH
描述 Synchronous DRAM, 2MX32, 5.5ns, MOS, PDSO86, 0.400 INCH, PLASTIC, TSOP2-86 Synchronous DRAM, 2MX32, 6ns, CMOS, PDSO86, 0.400 INCH, PLASTIC, TSOP2-86 Synchronous DRAM, 2MX32, 5.5ns, MOS, PDSO86, 0.400 INCH, PLASTIC, TSOP2-86
厂商名称 NEC(日电) NEC(日电) NEC(日电)
零件包装代码 TSOP2 TSOP2 TSOP2
包装说明 TSOP2, TSOP2, TSOP2,
针数 86 86 86
Reach Compliance Code unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 5.5 ns 6 ns 5.5 ns
JESD-30 代码 R-PDSO-G86 R-PDSO-G86 R-PDSO-G86
长度 22.22 mm 22.22 mm 22.22 mm
内存密度 67108864 bit 67108864 bit 67108864 bit
内存集成电路类型 SYNCHRONOUS DRAM SYNCHRONOUS DRAM SYNCHRONOUS DRAM
内存宽度 32 32 32
功能数量 1 1 1
端口数量 1 1 1
端子数量 86 86 86
字数 2097152 words 2097152 words 2097152 words
字数代码 2000000 2000000 2000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C
组织 2MX32 2MX32 2MX32
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSOP2 TSOP2 TSOP2
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES
技术 MOS CMOS MOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING
端子节距 0.5 mm 0.5 mm 0.5 mm
端子位置 DUAL DUAL DUAL
宽度 10.16 mm 10.16 mm 10.16 mm
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消