首页 > 器件类别 > 存储 > 存储

W3EG72255S262D3MG

DDR DRAM Module, 256MX72, 0.75ns, CMOS, ROHS COMPLIANT, DIMM-184

器件类别:存储    存储   

厂商名称:Microsemi

厂商官网:https://www.microsemi.com

器件标准:  

下载文档
器件参数
参数名称
属性值
是否无铅
不含铅
是否Rohs认证
符合
厂商名称
Microsemi
零件包装代码
DIMM
包装说明
DIMM,
针数
184
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
DUAL BANK PAGE BURST
最长访问时间
0.75 ns
其他特性
AUTO/SELF REFRESH
JESD-30 代码
R-XDMA-N184
内存密度
19327352832 bit
内存集成电路类型
DDR DRAM MODULE
内存宽度
72
功能数量
1
端口数量
1
端子数量
184
字数
268435456 words
字数代码
256000000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
256MX72
封装主体材料
UNSPECIFIED
封装代码
DIMM
封装形状
RECTANGULAR
封装形式
MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度)
NOT SPECIFIED
认证状态
Not Qualified
自我刷新
YES
最大供电电压 (Vsup)
2.7 V
最小供电电压 (Vsup)
2.3 V
标称供电电压 (Vsup)
2.5 V
表面贴装
NO
技术
CMOS
温度等级
COMMERCIAL
端子形式
NO LEAD
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
Base Number Matches
1
文档预览
White Electronic Designs
W3EG72255S-D3
-JD3
-AJD3
PRELIMINARY*
2GB – 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL
FEATURES
Double-data-rate architecture
DDR200, DDR266 and DDR333:
• JEDEC design specifications
Bi-directional data strobes (DQS)
Differential clock inputs (CK & CK#)
Programmable Read Latency 2,2.5 (clock)
Programmable Burst Length (2,4,8)
Programmable Burst type (sequential & interleave)
Edge aligned data output, center aligned data input.
Auto and self refresh
Serial presence detect
Dual Rank
Power supply: V
CC =
2.5V ± 0.2V
JEDEC standard 184 pin DIMM package
• Package height options:
JD3: 30.48mm (1.2"),
AJD3: 28.70mm (1.13")
NOTE: Consult factory for availability of:
• RoHS compliant products
• Vendor source control options
• Industrial temperature option
* wThis product is under development, is not qualified or characterized and is subject
to change without notice.
DESCRIPTION
The W3EG72255S is a 2x128Mx72 Double Data Rate
SDRAM memory module based on 512Mb DDR SDRAM
components. The module consists of eighteen 256Mx4
stacks, in 66 pin TSOP packages mounted on a 184 pin
FR4 substrate.
Synchronous design allows precise cycle control with the
use of system clock. Data I/O transactions are possible
on both edges and Burst Lengths allow the same
device to be useful for a variety of high bandwidth, high
performance memory system applications.
OPERATING FREQUENCIES
DDR333 @CL=2.5
Clock Speed
CL-t
RCD
-t
RP
166MHz
2.5-3-3
DDR266 @CL=2
133MHz
2-2-2
DDR266 @CL=2
133MHz
2-3-3
DDR266 @CL=2.5
133MHz
2.5-3-3
DDR200 @CL=2
100MHz
2-2-2
November 2004
Rev. 2
1
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
PIN CONFIGURATION
PIN
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
SYMBOL
V
REF
DQ0
V
SS
DQ1
DQS0
DQ2
V
CC
DQ3
NC
RESET#
V
SS
DQ8
DQ9
DQS1
V
CCQ
NC
NC
V
SS
DQ10
DQ11
CKE0
V
CCQ
DQ16
DQ17
DQS2
V
SS
A9
DQ18
A7
V
CCQ
DQ19
A5
DQ24
V
SS
DQ25
DQS3
A4
V
CC
DQ26
DQ27
A2
V
SS
A1
CB0
CB1
V
CC
PIN
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
SYMBOL
DQS8
A0
CB2
V
SS
CB3
BA1
DQ32
V
CCQ
DQ33
DQS4
DQ34
V
SS
BA0
DQ35
DQ40
V
CCQ
WE#
DQ41
CAS#
V
SS
DQS5
DQ42
DQ43
V
CC
NC
DQ48
DQ49
V
SS
NC
NC
V
CCQ
DQS6
DQ50
DQ51
V
SS
V
CCID
DQ56
DQ57
V
CC
DQS7
DQ58
DQ59
V
SS
NC
SDA
SCL
PIN
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
SYMBOL
V
SS
DQ4
DQ5
V
CCQ
DQS9
DQ6
DQ7
V
SS
NC
NC
NC
V
CCQ
DQ12
DQ13
DQS10
V
CC
DQ14
DQ15
CKE1
V
CCQ
NC
DQ20
A12
V
SS
DQ21
A11
DQS11
V
CC
DQ22
A8
DQ23
V
SS
A6
DQ28
DQ29
V
CCQ
DQS12
A3
DQ30
V
SS
DQ31
CB4
CB5
V
CCQ
CK0
CK0#
PIN
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
SYMBOL
V
SS
DQS17
A10
CB6
V
CCQ
CB7
V
SS
DQ36
DQ37
V
CC
DQS13
DQ38
DQ39
V
SS
DQ44
RAS#
DQ45
V
CCQ
CS0#
CS1#
DQS14
V
SS
DQ46
DQ47
NC
V
CCQ
DQ52
DQ53
NC
V
CC
DQS15
DQ54
DQ55
V
CCQ
NC
DQ60
DQ61
V
SS
DQS16
DQ62
DQ63
V
CCQ
SA0
SA1
SA2
V
CCSPD
A0-A12
BA0-BA1
DQ0-DQ63
CB0-CB7
DQS0-DQS17
CK0
CK0#
CKE0, CKE1
CS0#, CS1#
RAS#
CAS#
WE#
V
CC
V
CCQ
V
SS
V
REF
V
CCSPD
SDA
SCL
SA0-SA2
V
CCID
NC
RESET#
W3EG72255S-D3
-JD3
-AJD3
PRELIMINARY
PIN NAMES
Address input (Multiplexed)
Bank Select Address
Data Input/Output
Check bits
Data Strobe Input/Output
Clock Input
Clock Input
Clock Enable input
Chip Select Input
Row Address Strobe
Column Address Strobe
Write Enable
Power Supply
Power Supply for DQS
Ground
Power Supply for Reference
Serial EEPROM Power Supply
Serial data I/O
Serial clock
Address in EEPROM
V
CC
Indentification Flag
No Connect
Reset Enable
November 2004
Rev. 2
2
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
FUNCTIONAL BLOCK DIAGRAM
V
SS
RCS1#
RCS0#
DQS0
DQ0
DQ1
DQ2
DQ3
DQS1
DQ8
DQ9
DQ10
DQ11
DQS2
DQ16
DQ17
DQ18
DQ19
DQS3
DQ24
DQ25
DQ26
DQ27
DQS4
DQ32
DQ33
DQ34
DQ35
DQS5
DQ40
DQ41
DQ42
DQ43
DQS6
DQ48
DQ49
DQ50
DQ51
DQS7
DQ56
DQ57
DQ58
DQ59
DQS8
CB0
CB1
CB2
CB3
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS# DM
CB4
CB5
CB6
CB7
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ60
DQ61
DQ62
DQ63
DQS17
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ52
DQ53
DQ54
DQ55
DQS16
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS# DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ44
DQ45
DQ46
DQ47
DQS15
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ36
DQ37
DQ38
DQ39
DQS14
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ28
DQ29
DQ30
DQ31
DQS13
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ20
DQ21
DQ2
DQ22
DQ23
DQS12
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ12
DQ1
DQ13
DQ14
DQ15
DQS11
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS# DM
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQ4
DQ5
DQ6
DQ7
DQS10
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
DQS9
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
W3EG72255S-D3
-JD3
-AJD3
PRELIMINARY
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
DQS
I/O 3
I/O 2
I/O 1
I/O 0
CS#
DM
CS#
DM
CS#
DM
CS#
DM
CS#
DM
CS#
DM
CS#
DM
CS#
DM
CS#
DM
V
CCSPD
SPD
DDR SDRAMs
DDR SDRAMs
DDR SDRAMs
CK0
CK0#
PLL
SDRAM
REGISTER
V
CC
/V
CCQ
V
REF
V
SS
CS0#
CS1#
BA0,BA1
A0-A12
RAS#
CAS#
CKE0
CKE1
WE#
R
E
G
I
S
T
E
R
RCS0#
RCS1#
RBA0,RBA1
RA0-RA12
RRAS#
RCAS#
RCKE0
RCKE1
RWE#
BA0,BA1: DDR SDRAMs
A0-A12: DDR SDRAMs
RAS#: DDR SDRAMs
CAS#: DDR SDRAMs
CKE: DDR SDRAMs
CKE: DDR SDRAMs
WE#: DDR SDRAMs
SERIAL PD
SCL
WP
SDA
A0
SA0
A1
SA1
A2
SA2
PCK
PCK#
RESET#
NOTE: All resistor values are 22 ohms unless otherwise specified
November 2004
Rev. 2
Notes:
1.
DQ-to-I/O wiring is shown as recommended but may be changed.
2.
DQ/DQS/DM/CKE/S relationships must be maintained as shown.
3
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to V
SS
Voltage on V
CC
supply relative to V
SS
Storage Temperature
Power Dissipation
Short Circuit Current
Symbol
V
IN
, V
OUT
V
CC
, V
CCQ
T
STG
P
D
I
0S
W3EG72255S-D3
-JD3
-AJD3
PRELIMINARY
Value
-0.5 - 3.6
-1.0 - 3.6
-55 - +150
27
50
Units
V
V
°C
W
mA
Note: Permanent device damage may occur if ‘ABSOLUTE MAXIMUM RATINGS’ are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability
DC CHARACTERISTICS
0°C
T
A
70°C, V
CC
= 2.5V ± 0.2V
Parameter
Supply Voltage
Supply Voltage
Reference Voltage
Termination Voltage
Input High Voltage
Input Low Voltage
Output High Voltage
Output Low Voltage
Symbol
V
CC
V
CCQ
V
REF
V
TT
V
IH
V
IL
V
OH
V
OL
Min
2.3
2.3
1.15
1.15
V
REF
+ 0.15
-0.3
V
TT
+ 0.76
Max
2.7
2.7
1.35
1.35
V
CCQ
+ 0.3
V
REF
- 0.15
V
TT
- 0.76
Unit
V
V
V
V
V
V
V
V
CAPACITANCE
T
A
= 25°C, f = 1MHz, V
CC
= 2.5V ± 0.2V
Parameter
Input Capacitance (A0-A12)
Input Capacitance (RAS#, CAS#, WE#)
Input Capacitance (CKE0)
Input Capacitance (CK0,CK0#)
Input Capacitance (CS0#)
Input Capacitance (DQM0-DQM8)
Input Capacitance (BA0-BA1)
Data input/output capacitance (DQ0-DQ63)(DQS)
Data input/output capacitance (CB0-CB7)
Symbol
C
IN1
C
IN2
C
IN3
C
IN4
C
IN5
C
IN6
C
IN7
C
OUT
C
OUT
Max
6.25
6.25
6.25
5.5
6.25
13.0
6.25
13.0
13.0
Unit
pF
pF
pF
pF
pF
pF
pF
pF
pF
November 2004
Rev. 2
4
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
White Electronic Designs
I
DD
SPECIFICATIONS AND TEST CONDITIONS
0°C
T
A
+70°C, V
CCQ
= 2.5V ± 0.2V, V
CC
= 2.5V ± 0.2V.
Includes DDR SDRAM components only
DDR333@CL=2.5
Max
4140
DDR266:@CL=2, 2.5
Max
4140
W3EG72255S-D3
-JD3
-AJD3
PRELIMINARY
Parameter
Operating Current
Symbol
I
DD0
Rank 1
Conditions
One device bank; Active - Precharge; t
RC
= t
RC
(MIN); t
CK
= t
CK
(MIN); DQ,DM and
DQS inputs changing once per clock cycle;
Address and control inputs changing once
every two cycles.
One device bank; Active-Read-Precharge
Burst = 2; t
RC
= t
RC
(MIN); t
CK
= t
CK
(MIN);
l
OUT
= 0mA; Address and control inputs
changing once per clock cycle.
All device banks idle; Power-down mode;
t
CK
= t
CK
(MIN); CKE = (low)
CS# = High; All device banks idle;
t
CK
= t
CK
(MIN); CKE = High; Address
and other control inputs changing once
per clock cycle. V
IN
= V
REF
for DQ, DQS
and DM.
One device bank active; Power-Down
mode; t
CK
(MIN); CKE = (low)
CS# = High; CKE = High; One device
bank; Active-Precharge;t
RC
= t
RAS
(MAX);
t
CK
= t
CK
(MIN); DQ, DM and DQS inputs
changing twice per clock cycle; Address
and other control inputs changing once per
clock cycle.
Burst = 2; Reads; Continuous burst; One
device bank active; Address and control
inputs changing once per clock cycle; t
CK
=
t
CK
(MIN); l
OUT
= 0mA.
Burst = 2; Writes; Continuous burst; One
device bank active; Address and control
inputs changing once per clock cycle;
t
CK
= t
CK
(MIN); DQ,DM and DQS inputs
changing once per clock cycle.
t
RC
= t
RC
(MIN)
CKE
0.2V
DDR200@CL=2
Max
4140
Units
mA
Rank 2
Standby
State
I
DD3N
Operating Current
I
DD1
4680
4680
4680
mA
I
DD3N
Precharge Power-
Down Standby Current
Idle Standby Current
I
DD2P
I
DD2F
180
1620
180
1620
180
1620
rnA
mA
I
DD2P
I
DD2F
Active Power-Down
Standby Current
Active Standby Current
I
DD3P
I
DD3N
1260
1800
1260
1800
1260
1800
mA
mA
I
DD3P
I
DD3N
Operating Current
I
DD4R
4770
4770
4770
mA
I
DD3N
Operating Current
I
DD4W
4590
4590
4590
rnA
I
DD3N
Auto Refresh Current
Self Refresh Current
Operating Current
I
DD5
I
DD6
I
DD7A
7020
180
9090
7020
180
9000
7020
180
9000
mA
mA
mA
I
DD3N
I
DD6
I
DD3N
Four bank interleaving Reads (BL=4)
with auto precharge with t
RC
=t
RC
(MIN);
t
CK
=t
CK
(MIN); Address and control inputs
change only during Active Read or Write
commands.
November 2004
Rev. 2
5
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
查看更多>
请教:430的AD采样控制PWM宽度,进不了中断
本帖最后由 dontium 于 2015-1-23 13:42 编辑 大家好,我想输入一个模拟信...
78900 模拟与混合信号
《电路中的磁性元件》赵修科
《电路中的磁性元件》赵修科 此书不错,比较详细兼实用。 不过本站已经有此书了。 收藏了,谢谢 ...
phantom7 电源技术
振动方向与波的传播方向是不是像虎门大桥的律动
首先什么是模式,模式就是没有激励源条件下的Maxwell方程的解。 T是transverse...
btty038 RF/无线
【国民技术N32WB031_STB开发板评测】创建MDK模版
1、下载pack包, 【国民技术N32WB031_STB开发板评测】资源的下载 - RF/无线...
lugl4313820 RF/无线
GPRS连接问题
我用OPEN AT 已经建立完成了GPRS激活部分,但是为什么数据流中什么都收不到,在超级终端里使用...
lockwe 嵌入式系统
请教怎么理解一段关于串口驱动的代码?
当我用串口线连接两台机器的串口时,在上位机上就不发送数据,在上位机上面的串口驱动中间运行了如下这么一...
a124586 嵌入式系统
热门器件
热门资源推荐
器件捷径:
L0 L1 L2 L3 L4 L5 L6 L7 L8 L9 LA LB LC LD LE LF LG LH LI LJ LK LL LM LN LO LP LQ LR LS LT LU LV LW LX LY LZ M0 M1 M2 M3 M4 M5 M6 M7 M8 M9 MA MB MC MD ME MF MG MH MI MJ MK ML MM MN MO MP MQ MR MS MT MU MV MW MX MY MZ N0 N1 N2 N3 N4 N5 N6 N7 N8 NA NB NC ND NE NF NG NH NI NJ NK NL NM NN NO NP NQ NR NS NT NU NV NX NZ O0 O1 O2 O3 OA OB OC OD OE OF OG OH OI OJ OK OL OM ON OP OQ OR OS OT OV OX OY OZ P0 P1 P2 P3 P4 P5 P6 P7 P8 P9 PA PB PC PD PE PF PG PH PI PJ PK PL PM PN PO PP PQ PR PS PT PU PV PW PX PY PZ Q1 Q2 Q3 Q4 Q5 Q6 Q8 Q9 QA QB QC QE QF QG QH QK QL QM QP QR QS QT QV QW QX QY R0 R1 R2 R3 R4 R5 R6 R7 R8 R9 RA RB RC RD RE RF RG RH RI RJ RK RL RM RN RO RP RQ RR RS RT RU RV RW RX RY RZ
需要登录后才可以下载。
登录取消