首页 > 器件类别 > 存储 > 存储

HYS64T64020EM-3.7-B2

DDR DRAM Module, 64MX64, 0.5ns, CMOS, GREEN, MDIMM-214

器件类别:存储    存储   

厂商名称:QIMONDA

器件标准:

下载文档
器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
QIMONDA
零件包装代码
DIMM
包装说明
DIMM, DIMM214,16
针数
214
Reach Compliance Code
unknown
ECCN代码
EAR99
访问模式
DUAL BANK PAGE BURST
最长访问时间
0.5 ns
其他特性
AUTO/SELF REFRESH
最大时钟频率 (fCLK)
266 MHz
I/O 类型
COMMON
JESD-30 代码
R-XDMA-N214
内存密度
4294967296 bit
内存集成电路类型
DDR DRAM MODULE
内存宽度
64
功能数量
1
端口数量
1
端子数量
214
字数
67108864 words
字数代码
64000000
工作模式
SYNCHRONOUS
组织
64MX64
输出特性
3-STATE
封装主体材料
UNSPECIFIED
封装代码
DIMM
封装等效代码
DIMM214,16
封装形状
RECTANGULAR
封装形式
MICROELECTRONIC ASSEMBLY
电源
1.8 V
认证状态
Not Qualified
刷新周期
8192
自我刷新
YES
最大待机电流
0.064 A
最大压摆率
0.904 mA
最大供电电压 (Vsup)
1.9 V
最小供电电压 (Vsup)
1.7 V
标称供电电压 (Vsup)
1.8 V
表面贴装
NO
技术
CMOS
端子形式
NO LEAD
端子节距
0.4 mm
端子位置
DUAL
Base Number Matches
1
文档预览
March 2008
HYS64T64020EM–2.5–B2
HYS64T64020EM–[3/3S]–B2
HYS64T64020EM–3.7–B2
HYB64T64020EM–5–B2
214-Pin Unbuffered DDR2 SDRAM MicroDIMM Modules
MDIMM SDRAM
RoHS Compliant
Internet Data Sheet
Rev. 1.10
Internet Data Sheet
HYS64T64020EM–[2.5/3/3S/3.7/5]–B2
Unbuffered DDR2 SDRAM MicroDIMM Modules
HYS64T64020EM–2.5–B2, HYS64T64020EM–[3/3S]–B2, HYS64T64020EM–3.7–B2, HYB64T64020EM–5–B2
Revision History: 2008-03, Rev. 1.10
Page
All
All
All
Subjects (major changes since last revision)
Added Product type HYS64T64020EM-2.5-B2 and adapted to internet edition.
Technical Change and updated to final version of document.
Preliminary Copy
Previous revision 1.0, 2007-09
Previous revision 0.50, 2007-04
We Listen to Your Comments
Any information within this document that you feel is wrong, unclear or missing at all?
Your feedback will help us to continuously improve the quality of this document.
Please send your proposal (including a reference to this document) to:
techdoc@qimonda.com
qag_techdoc_A4, 4.20, 2008-01-25
09032007-YO3V-5RUJ
2
Internet Data Sheet
HYS64T64020EM–[2.5/3/3S/3.7/5]–B2
Unbuffered DDR2 SDRAM MicroDIMM Modules
1
Overview
This chapter gives an overview of the 214-pin Micro-DIMM DDR2 SDRAM modules product family and describes its main
characteristics.
1.1
Features
Auto Refresh for temperatures above 85 °C
t
REFI
= 3.9
µs.
Programmable self refresh rate via EMRS2 setting.
Programmable partial array refresh via EMRS2 settings.
DCC enabling via EMRS2 setting.
All inputs and outputs SSTL_1.8 compatible.
Off-Chip Driver Impedance Adjustment (OCD) and On-Die
Termination (ODT).
2-piece type Mezzanine Socket with 0,4 mm contact
centers.
Serial Presence Detect with E
2
PROM.
MDIMM Dimensions (nominal): 30 mm high, 54 mm wide
Based on standard reference layouts Raw Cards 'A'.
RoHS compliant products
1)
.
• 214-Pin PC2-6400, PC2-5300, PC2-4200 and PC2-3200
DDR2 SDRAM memory modules.
• Two 64M
×
64 module organization, and 32M
×
16 chip
organization.
• 512MB Modules built with 512Mbit DDR2 SDRAMs in
chipsize packages PG-TFBGA-84.
• Standard Double-Data-Rate-Two Synchronous DRAMs
(DDR2 SDRAM) with a single + 1.8 V (± 0.1 V) power
supply.
• All speed grades faster than DDR2-400 comply with
DDR2-400 timing specifications.
• Programmable CAS Latencies (3, 4, 5 ), Burst Length (8 &
4).
• Auto Refresh (CBR) and Self Refresh.
TABLE 1
Performance Table
QAG Speed Code
DRAM Speed Grade
Module Speed Grade
CAS-RCD-RP latencies
Max.
Clock Frequency
CL3
CL4
CL5
CL6
DDR2
PC2
–2.5
–800E
–6400E
6–6–6
200
266
333
400
15
15
45
40
15
–3
–667C
–5300C
4–4–4
200
333
333
12
12
45
40
12
–3S
–667D
–5300D
5–5–5
200
266
333
15
15
45
40
15
–3.7
–533C
–4200C
4–4–4
200
266
266
15
15
45
40
15
–5
–400B
–3200B
3–3–3
200
200
15
15
40
40
15
Unit
t
CK
MHz
MHz
MHz
MHz
ns
ns
ns
ns
ns
Min. RAS-CAS-Delay
Min. Row Precharge Time
Min. Row Active Time
1)
Min. Row Active Time
2)
Precharge-All (4 banks)
command period
f
CK3
f
CK4
f
CK5
f
CK6
t
RCD
t
RP
t
RAS
t
RAS
t
PREA
1) Product released after 2007-08-01 will support
t
RAS
= 40 ns for all DDR2 speed sort.
2) For products released after 2007-08-01.
1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined
in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury,
lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers.
Rev. 1.10, 2008-03
09032007-YO3V-5RUJ
3
Internet Data Sheet
HYS64T64020EM–[2.5/3/3S/3.7/5]–B2
Unbuffered DDR2 SDRAM MicroDIMM Modules
1.2
Description
The memory array is designed with 512MBit Double-Data-
Rate-Two (DDR2) Synchronous DRAMs.
Decoupling
capacitors are mounted on the PCB board. The DIMMs
feature serial presence detect based on a serial E
2
PROM
device using the 2-pin I
2
C protocol. The first 128 bytes are
programmed with configuration data and are write protected;
the second 128 bytes are available to the customer.
The
Qimonda
HYS64T64020EM–[2.5/3/3S/3.7/5]–B2
module family are Micro-DIMM modules “MDIMMs” with 30
mm height based on DDR2 technology.
DIMMs
are
available
as
non-ECC
modules
in64M
×
64 (512MB) in organization and density, intended for
mounting into 214-pin connector sockets.
TABLE 2
Ordering Information
Product Type
1)
PC2-6400 (6-6-6)
HYS64T64020EM-2.5-B2
PC2-5300 (4-4-4)
HYS64T64020EM-3-B2
PC2-5300 (5-5-5)
HYS64T64020EM-3S-B2
PC2-4200 (4-4-4)
HYS64T64020EM-3.7-B2
PC2-3200 (3-3-3)
HYS64T64020EM-5-B2
512MB 2R×16 PC2–3200M–333–12–A0
2 Ranks, Non-ECC
512Mbit (×16)
1) For detailed information regarding Product Type of Qimonda please see chapter "Product Type Nomenclature" of this datasheet.
2) The Compliance Code is printed on the module label and describes the speed grade, for example "PC2–6400M–666–12–A0" where
6400M means Micro-DIMM modules with 6.40 GB/sec Module Bandwidth and "666–12" means Column Address Strobe (CAS) latency
=6, Row Column Delay (RCD) latency = 6 and Row Precharge (RP) latency = 6 using the JEDEC SPD Revision 1.2 and produced on the
Raw Card "A".
Compliance Code
2)
512MB 2R×16 PC2–6400M–666–12–A0
512MB 2R×16 PC2–5300M–444–12–A0
512MB 2R×16 PC2–5300M–555–12–A0
512MB 2R×16 PC2–4200M–444–12–A0
Description
2 Ranks, Non-ECC
2 Ranks, Non-ECC
2 Ranks, Non-ECC
2 Ranks, Non-ECC
SDRAM Technology
512Mbit (×16)
512Mbit (×16)
512Mbit (×16)
512Mbit (×16)
TABLE 3
Address Format
DIMM
Density
512MB
Module
Organization
64M
×
64
Memory
Ranks
2
ECC/
Non-ECC
Non-ECC
# of SDRAMs # of row/bank/column
bits
8
13/2/10
Raw
Card
A
TABLE 4
Components on Modules
Product Type
1)2)
HYS64T64020EM
DRAM Components
1)
HYB18T512160B2F
DRAM Density
512Mbit
DRAM Organisation
32M
×
16
1) Green Product
2) For a detailed description of all functionalities of the DRAM components on these modules see the component data sheet.
Rev. 1.10, 2008-03
09032007-YO3V-5RUJ
4
Internet Data Sheet
HYS64T64020EM–[2.5/3/3S/3.7/5]–B2
Unbuffered DDR2 SDRAM MicroDIMM Modules
2
2.1
Pin Configurations
Pin Configurations
The pin configuration of the DDR2 SDRAM Micro-DIMM is listed by function in
Table 5
(214 pins). The abbreviations used in
columns Pin and Buffer Type are explained in
Table 6
and
Table 7
respectively. The pin numbering is depicted in
Figure 1.
TABLE 5
Pin Configuration of MDIMM
Ball No.
Clock Signals
122
194
123
195
43
147
CK0
CK1
CK0
CK1
CKE0
CKE1
I
I
I
I
I
I
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Clock Signal CK 1:0, Complementary Clock Signal CK 1:0
Note: The system clock inputs. All address and command lines are
sampled on the cross point of the rising edge of CK and the falling
edge of CK. A Delay Locked Loop (DLL) circuit is driven from the
clock inputs and output timing for read operations is synchronized
to the input clock.
Clock Enables 1:0
Notes:
1. Activates the DDR2 SDRAM CK signal when HIGH and deactivates
the CK signal when LOW. By deactivating the clocks, CKE0 initiates
the Power Down Mode or the Self Refresh Mode.
2. 2-rank module
NC
Control Signals
165
62
S0
S1
I
I
SSTL
SSTL
Chip Select Rank 1:0
Notes:
1. Enables the associated DDR2 SDRAM command decoder when LOW
and disables the command decoder when HIGH. When the command
decoder is disabled, new commands are ignored but previous
operations continue. Rank 0 is selected by S0; Rank 1 is selected by
S1.
2. 2-rank module
NC
NC
Not Connected
Note: 1-rank module
NC
Not Connected
Note: 1-rank module
Name
Pin
Type
Buffer
Type
Function
Rev. 1.10, 2008-03
09032007-YO3V-5RUJ
5
查看更多>
参数对比
与HYS64T64020EM-3.7-B2相近的元器件有:HYS64T64020EM-2.5-B2、HYS64T64020EM-5-B2、HYS64T64020EM-3-B2、HYS64T64020EM-3S-B2。描述及对比如下:
型号 HYS64T64020EM-3.7-B2 HYS64T64020EM-2.5-B2 HYS64T64020EM-5-B2 HYS64T64020EM-3-B2 HYS64T64020EM-3S-B2
描述 DDR DRAM Module, 64MX64, 0.5ns, CMOS, GREEN, MDIMM-214 DDR DRAM Module, 64MX64, 0.4ns, CMOS, GREEN, MDIMM-214 DDR DRAM Module, 64MX64, 0.6ns, CMOS, GREEN, MDIMM-214 DDR DRAM Module, 64MX64, 0.45ns, CMOS, GREEN, MDIMM-214 DDR DRAM Module, 64MX64, 0.45ns, CMOS, GREEN, MDIMM-214
是否Rohs认证 符合 符合 符合 符合 符合
厂商名称 QIMONDA QIMONDA QIMONDA QIMONDA QIMONDA
零件包装代码 DIMM DIMM DIMM DIMM DIMM
包装说明 DIMM, DIMM214,16 DIMM, DIMM214,16 DIMM, DIMM214,16 DIMM, DIMM214,16 DIMM, DIMM214,16
针数 214 214 214 214 214
Reach Compliance Code unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 DUAL BANK PAGE BURST DUAL BANK PAGE BURST DUAL BANK PAGE BURST DUAL BANK PAGE BURST DUAL BANK PAGE BURST
最长访问时间 0.5 ns 0.4 ns 0.6 ns 0.45 ns 0.45 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
最大时钟频率 (fCLK) 266 MHz 400 MHz 200 MHz 333 MHz 333 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 R-XDMA-N214 R-XDMA-N214 R-XDMA-N214 R-XDMA-N214 R-XDMA-N214
内存密度 4294967296 bit 4294967296 bit 4294967296 bit 4294967296 bit 4294967296 bit
内存集成电路类型 DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE
内存宽度 64 64 64 64 64
功能数量 1 1 1 1 1
端口数量 1 1 1 1 1
端子数量 214 214 214 214 214
字数 67108864 words 67108864 words 67108864 words 67108864 words 67108864 words
字数代码 64000000 64000000 64000000 64000000 64000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
组织 64MX64 64MX64 64MX64 64MX64 64MX64
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 DIMM DIMM DIMM DIMM DIMM
封装等效代码 DIMM214,16 DIMM214,16 DIMM214,16 DIMM214,16 DIMM214,16
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY
电源 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
刷新周期 8192 8192 8192 8192 8192
自我刷新 YES YES YES YES YES
最大待机电流 0.064 A 0.064 A 0.064 A 0.064 A 0.064 A
最大压摆率 0.904 mA 0.924 mA 0.912 mA 0.912 mA 0.904 mA
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
表面贴装 NO NO NO NO NO
技术 CMOS CMOS CMOS CMOS CMOS
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD NO LEAD
端子节距 0.4 mm 0.4 mm 0.4 mm 0.4 mm 0.4 mm
端子位置 DUAL DUAL DUAL DUAL DUAL
RK3288项目定制评估过程分享
RK3288 项目定制评估过程分享 一、介绍项目定制流程 22.png (2...
qq7643066 PCB设计
【小调查】你最喜欢的 单片机 资源分类方式是什么?
我们下载中心的资源总量已经非常庞大,在这浩如烟海的资料中,想要快速找到自己需要的东西,就要有一个好...
linjiang 下载中心专版
【得捷电子Follow me第1期】通过微信小程序配网及NTP同步网络时间
1. 项目描述(800字左右,注意格式整洁) 这次活动使用的树莓派Pico W开发板,带有无线网...
HonestQiao DigiKey得捷技术专区
E3G、B3G:3G升级技术丰富多彩
在 3G系统逐步实现商用的同时,业界已经开始了新技术的研究工作。有的公司将这些新技术称为Su-p...
mdreamj RF/无线
0
0 0 0 ...
问渠 嵌入式系统
Micropython TPYBoard 无线加速度小车
现在无线控制已经成为了电子科学领域的主流,这次就来教大家做一个主流中的主流--无线控制的小车...
loktar MicroPython开源版块
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消