首页 > 器件类别 > 存储

IS61LPS102436A-166TQLI

SRAM 36M (1Mx36) 166MHz Sync SRAM 3.3v

器件类别:存储   

厂商名称:ISSI(芯成半导体)

厂商官网:http://www.issi.com/

器件标准:

下载文档
IS61LPS102436A-166TQLI 在线购买

供应商:

器件:IS61LPS102436A-166TQLI

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
Product Attribute
Attribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
SRAM
RoHS
Details
Memory Size
36 Mbit
Organization
1 M x 36
Access Time
3.5 ns
Maximum Clock Frequency
166 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max
450 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tray
数据速率
Data Rate
SDR
Memory Type
SDR
类型
Type
Synchronous
Number of Ports
4
Moisture Sensitive
Yes
工厂包装数量
Factory Pack Quantity
72
单位重量
Unit Weight
0.023175 oz
文档预览
IS61vPS102436A IS61lPS102436A
IS61vPS204818A IS61lPS204818A
1Mb x 36, 2Mb x 18
36Mb SYNCHRONOUS PIPElINED,
SINglE CYClE DESElECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• Power Supply
LPS: V
dd
3.3V + 5%,
V
ddq
3.3V/2.5V + 5%
VPS: V
dd
2.5V + 5%,
V
ddq
2.5V + 5%
• JEDEC 100-Pin TQFP and 165-ball PBGA
packages
• Lead-free available
JUNE 2010
DESCRIPTION
The
ISSI
IS61LPS/VPS102436A and IS61LPS/VPS
204818A are high-speed, low-power synchronous static
RAMs designed to provide burstable, high-performance
memory for communication and networking applications.
The IS61LPS/VPS102436A is organized as 1,048,476
words by 36 bits. The IS61LPS/VPS204818A is organized
as 2M-word by 18 bits. Fabricated with
ISSI
's advanced
CMOS technology, the device integrates a 2-bit burst
counter, high-speed SRAM core, and high-drive capability
outputs into a single monolithic circuit. All synchronous
inputs pass through registers controlled by a positive-
edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be
one to four bytes wide as controlled by the write control
inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx). In addition, Global
Write (GW) is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence or-
der, Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH
or left floating.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
200
3.1
5
200
166
3.5
6
166
Units
ns
ns
MHz
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev. C
05/27/2010
1
IS61VPS102436A, IS61LPS102436A, IS61VPS204818A, IS61LPS204818A
BLOCK DIAGRAM
MODE
CLK
CLK
Q0
A0
A0'
BINARY
COUNTER
ADV
ADSC
ADSP
CE
CLR
Q1
A1
A1'
1Mx36;
2Mx18
MEMORY ARRAY
20/21
A
20/21
D
Q
18/19
ADDRESS
REGISTER
CE
CLK
36,
or 18
36,
or 18
GW
BWE
BW(a-h)
x18: a,b
x36: a-d
DQ(a-h)
BYTE WRITE
REGISTERS
CLK
D
Q
CE
CE2
CE2
D
Q
2/4/8
ENABLE
REGISTER
CE
CLK
INPUT
REGISTERS
CLK
OUTPUT
REGISTERS
CLK
36,
or 18
DQa - DQd
OE
D
Q
ZZ
POWER
DOWN
ENABLE
DELAY
REGISTER
CLK
OE
2
Integrated Silicon Solution, Inc.
Rev. C
05/27/2010
IS61VPS102436A, IS61LPS102436A, IS61VPS204818A, IS61LPS204818A
165-PIN BgA
165-Ball, 13x15 mm BGA
1mm Ball Pitch, 11x15 Ball Array
BOTTOM VIEW
Integrated Silicon Solution, Inc.
Rev. C
05/27/2010
3
IS61VPS102436A, IS61LPS102436A, IS61VPS204818A, IS61LPS204818A
165 PBGA PACKAGE PIN CONFIGURATION
1M
x
36 (TOP VIEW)
1
A
B
C
D
E
F
g
H
J
K
l
M
N
P
R
NC
NC
DQPc
DQc
DQc
DQc
DQc
NC
DQd
DQd
DQd
DQd
DQPd
NC
MODE
2
A
A
NC
DQc
DQc
DQc
DQc
NC
DQd
DQd
DQd
DQd
NC
NC
A
3
CE
CE2
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
NC
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
A
A
4
BWc
BWd
Vss
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
Vss
A
A
5
BWb
BWa
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
NC
NC
NC
6
CE2
CLK
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
A
A
1
*
A
0
*
7
BWE
GW
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
NC
NC
NC
8
ADSC
OE
Vss
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
Vss
A
A
9
ADV
ADSP
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
Nc
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
A
A
10
A
A
Nc
DQb
DQb
DQb
DQb
Nc
dqa
dqa
dqa
dqa
NC
A
A
11
NC
NC
DQPb
DQb
DQb
DQb
DQb
ZZ
dqa
dqa
dqa
dqa
DQPa
A
A
Note:
* A
0
and A
1
are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired.
PIN DESCRIPTIONS
Symbol
A
A0, A1
ADV
ADSP
ADSC
GW
CLK
CE, CE2,
CE2
Pin Name
Address Inputs
Synchronous Burst Address Inputs
Synchronous Burst Address
Advance
Address Status Processor
Address Status Controller
Global Write Enable
Synchronous Clock
Synchronous Chip Select
Symbol
BWE
OE
ZZ
MODE
NC
DQx
DQPx
V
dd
V
ddq
Vss
Pin Name
Byte Write Enable
Output Enable
Power Sleep Mode
Burst Sequence Selection
No Connect
Data Inputs/Outputs
Data Inputs/Outputs
3.3V/2.5V Power Supply
Isolated Output Power Supply
3.3V
/2.5V
Ground
BWx (x=a,b,c,d)
Synchronous Byte Write
Controls
4
Integrated Silicon Solution, Inc.
Rev. C
05/27/2010
IS61VPS102436A, IS61LPS102436A, IS61VPS204818A, IS61LPS204818A
165 PBGA PACKAGE PIN CONFIGURATION
2M
x
18 (TOP VIEW)
1
A
B
C
D
E
F
g
H
J
K
l
M
N
P
R
NC
NC
NC
NC
NC
NC
NC
NC
DQb
DQb
DQb
DQb
DQPb
NC
MODE
2
A
A
NC
DQb
DQb
DQb
DQb
NC
NC
NC
NC
NC
NC
NC
A
3
CE
CE2
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
NC
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
A
A
4
BWb
NC
Vss
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
Vss
A
A
5
NC
BWa
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
NC
NC
NC
6
CE2
CLK
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
A
A
1
*
A
0
*
7
BWE
GW
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
Vss
NC
NC
NC
8
ADSC
OE
Vss
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
V
dd
Vss
A
A
9
ADV
ADSP
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
Nc
V
ddq
V
ddq
V
ddq
V
ddq
V
ddq
A
A
10
A
A
Nc
NC
NC
NC
NC
Nc
dqa
dqa
dqa
dqa
NC
A
A
11
A
NC
DQPa
DQa
DQa
DQa
DQa
ZZ
Nc
Nc
Nc
Nc
NC
A
A
Note:
* A
0
and A
1
are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired.
PIN DESCRIPTIONS
Symbol
A
A0, A1
ADV
ADSP
ADSC
GW
CLK
CE, CE2,
CE2
BWx (x=a,b)
Pin Name
Address Inputs
Synchronous Burst Address Inputs
Synchronous Burst Address
Advance
Address Status Processor
Address Status Controller
Global Write Enable
Synchronous Clock
Synchronous Chip Select
Synchronous Byte Write
Controls
Symbol
BWE
OE
ZZ
MODE
NC
DQx
DQPx
V
dd
V
ddq
Vss
Pin Name
Byte Write Enable
Output Enable
Power Sleep Mode
Burst Sequence Selection
No Connect
Data Inputs/Outputs
Data Inputs/Outputs
3.3V/2.5V Power Supply
Isolated Output Power Supply
3.3V/2.5V
Ground
Integrated Silicon Solution, Inc.
Rev. C
05/27/2010
5
查看更多>
参数对比
与IS61LPS102436A-166TQLI相近的元器件有:IS61LPS204818A-166TQL-TR、IS61VPS102436A、IS61LPS102436A-166TQL、IS61LPS204818A-166TQL、IS61VPS102436A-166TQL-TR、IS61LPS102436A-166TQL-TR、IS61VPS102436A-166TQL。描述及对比如下:
型号 IS61LPS102436A-166TQLI IS61LPS204818A-166TQL-TR IS61VPS102436A IS61LPS102436A-166TQL IS61LPS204818A-166TQL IS61VPS102436A-166TQL-TR IS61LPS102436A-166TQL-TR IS61VPS102436A-166TQL
描述 SRAM 36M (1Mx36) 166MHz Sync SRAM 3.3v SRAM 36M (2Mx18) 166MHz Sync SRAM 3.3v SRAM 36Mb,Pipeline,Sync,1Mb x 36,2.5v I/O SRAM 36M (1Mx36) 166MHz Sync SRAM 3.3v SRAM 36M (2Mx18) 166MHz Sync SRAM 3.3v SRAM 36M (1Mx36) 166MHz Sync SRAM 2.5v SRAM 36M (1Mx36) 166MHz Sync SRAM 3.3v SRAM 36M (1Mx36) 166MHz Sync SRAM 2.5v
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体) ISSI(芯成半导体)
产品种类
Product Category
SRAM SRAM SRAM SRAM SRAM SRAM SRAM SRAM
RoHS Details Details - Details Details Details Details Details
Memory Size 36 Mbit 36 Mbit - 36 Mbit 36 Mbit 36 Mbit 36 Mbit 36 Mbit
Organization 1 M x 36 - - 1 M x 36 - 1 M x 36 1 M x 36 1 M x 36
Access Time 3.5 ns 3.5 ns - 3.5 ns 3.5 ns 3.5 ns 3.5 ns 3.5 ns
Maximum Clock Frequency 166 MHz 166 MHz - 166 MHz 166 MHz 166 MHz 166 MHz 166 MHz
接口类型
Interface Type
Parallel - - Parallel - Parallel Parallel Parallel
电源电压-最大
Supply Voltage - Max
3.465 V 3.465 V - 3.465 V 3.465 V 2.625 V 3.465 V 2.625 V
电源电压-最小
Supply Voltage - Min
3.135 V 3.135 V - 3.135 V 3.135 V 2.375 V 3.135 V 2.375 V
Supply Current - Max 450 mA 400 mA - 400 mA 400 mA 400 mA 400 mA 400 mA
最小工作温度
Minimum Operating Temperature
- 40 C 0 C - 0 C 0 C 0 C 0 C 0 C
最大工作温度
Maximum Operating Temperature
+ 85 C + 70 C - + 70 C + 70 C + 70 C + 70 C + 70 C
安装风格
Mounting Style
SMD/SMT SMD/SMT - SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
TQFP-100 TQFP-100 - TQFP-100 TQFP-100 TQFP-100 TQFP-100 TQFP-100
系列
Packaging
Tray Reel - Tray Tray Reel Reel Tube
数据速率
Data Rate
SDR SDR - SDR SDR - SDR -
Memory Type SDR - - SDR - SDR SDR SDR
类型
Type
Synchronous Synchronous - Synchronous Synchronous Synchronous Synchronous Synchronous
Number of Ports 4 2 - 4 2 - 4 -
Moisture Sensitive Yes Yes - Yes Yes Yes Yes Yes
工厂包装数量
Factory Pack Quantity
72 800 - 72 72 800 800 72
单位重量
Unit Weight
0.023175 oz 0.023175 oz - 0.023175 oz 0.023175 oz 0.023175 oz 0.023175 oz 0.023175 oz
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消