首页 > 器件类别 >

LTC2171CUKG-12#PBF

4-Channel Quad ADC 40Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube

厂商名称:ADI(亚德诺半导体)

厂商官网:https://www.analog.com

下载文档
器件参数
参数名称
属性值
欧盟限制某些有害物质的使用
Compliant
ECCN (US)
EAR99
Part Status
Active
HTS
8542.39.00.01
Converter Type
General Purpose
Resolution
12bit
Number of ADCs
4
Number of Input Channels
4
Sampling Rate
40Msps
Digital Interface Type
Parallel|Serial (SPI)|LVDS
Input Type
Voltage
Input Signal Type
Differential
Voltage Reference
Internal|External
Voltage Supply Source
Single
Input Voltage
1Vp-p/2Vp-p
Minimum Single Supply Voltage (V)
1.7
Typical Single Supply Voltage (V)
1.8
Maximum Single Supply Voltage (V)
1.9
Typical Power Dissipation (mW)
252
Maximum Power Dissipation (mW)
290
Integral Nonlinearity Error
±1LSB
Full Scale Error
-2.5/0.5%FSR
Signal to Noise Ratio
70.9dBFS(Typ)
No Missing Codes (bit)
12
Sample and Hold
Yes
Single-Ended Input
No
Digital Supply Support
No
Minimum Operating Temperature (°C)
0
Maximum Operating Temperature (°C)
70
系列
Packaging
Tube
Supplier Temperature Grade
Commercial
Pin Count
52
Standard Package Name
QFN
Supplier Package
QFN EP
Mounting
Surface Mount
Package Height
0.75(Max)
Package Length
8
Package Width
7
PCB changed
52
Lead Shape
No Lead
参考设计
展开全部 ↓
文档预览
QUICK START GUIDE FOR DEMONSTRATION CIRCUIT 1525
12/14 BIT, 25 TO 125 MSPS QUAD ADC
LTC2175-14, LTC2175-12, LTC2174-14, LTC2174-12, LTC2173-14, LTC2173-12, LTC2172-14,
LTC2172-12, LTC2171-14, LTC2171-12, LTC2170-14, LTC2170-12
DESCRIPTION
Demonstration circuit 1525 supports a family of 14/12
BIT 125 MSPS ADCs. Each assembly features one of
the following devices:
LTC2175-14, LTC2175-12,
LTC2174-14, LTC2174-12, LTC2173-14, LTC2173-12,
LTC2172-14, LTC2172-12, LTC2171-14, LTC2171-12,
LTC2170-14, LTC2170-12 high speed, quad ADCs.
The versions of the 1525A demo board are listed in
Table 1. Depending on the required resolution and
sample rate, the DC1525 is supplied with the appropri-
ate ADC. The circuitry on the analog inputs is opti-
mized for analog input frequencies from 5 MHz to
140MHz. Refer to the datasheet for proper input net-
works for different input frequencies.
Design files for this circuit board are available. Call
the LTC factory.
LTC is a trademark of Linear Technology Corporation
Table 1.
DC1525 Variants
ADC PART
NUMBER
RESOLUTION*
MAXIMUM SAMPLE
RATE
INPUT FREQUENCY
DC1525
VARIANTS
1525A-A
1525A-B
1525A-C
1525A-D
1525A-E
1525A-F
1525A-G
1525A-H
1525A-I
1525A-J
1525A-K
1525A-L
LTC2175-14
LTC2174-14
LTC2173-14
LTC2172-14
LTC2171-14
LTC2170-14
LTC2175-12
LTC2174-12
LTC2173-12
LTC2172-12
LTC2171-12
LTC2170-12
14-BIT
14-BIT
14-BIT
14-BIT
14-BIT
14-BIT
12-BIT
12-BIT
12-BIT
12-BIT
12-BIT
12-BIT
125 Msps
105 Msps
80 Msps
65 Msps
40 Msps
25 Msps
125 Msps
105 Msps
80 Msps
65 Msps
40 Msps
25 Msps
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
5MHz-140MHz
1
QUICK START GUIDE FOR DEMONSTRATION CIRCUIT 1525
12/14 BIT, 25 TO 125 MSPS QUAD ADC
Table 2.
Performance Summary (T
A
= 25°
C)
CONDITION
Depending on sampling rate and the A/D converter
provided, this supply must provide up to 500mA.
Depending on SENSE Pin Voltage
Minimum Logic High
Maximum Logic Low
Logic Output Voltages (differential)
Nominal Logic levels (100Ω load, 3.5mA Mode)
Minimum Logic levels (100Ω load, 3.5mA Mode)
Sampling Frequency (Convert Clock Fre-
quency)
Encode Clock Level
Encode Clock Level
Resolution
Input frequency range
SFDR
SNR
See Table 1
Single ended Encode Mode (ENC- tied to GND)
Differential Encode Mode (ENC- not tied to GND)
See Table 1
See Table 1
See Applicable Data Sheet
See Applicable Data Sheet
0-3.6V
0.2V-3.6V
VALUE
Optimized for 3V
[3V
6.0V min/max]
PARAMETER
Supply Voltage – DC1525A
Analog input range
Logic Input Voltages
1 V
PP
to 2V
PP
1.3V
0.6V
350mV/1.25V common mode
247mV/1.25V common mode
QUICK START PROCEDURE
Demonstration circuit 1525 is easy to set up to
evaluate the performance of the LTC2175 A/D
converters. Refer to Figure 1 for proper meas-
urement equipment setup and follow the proce-
dure below:
SETUP
If a DC1371 “PStache” Data Acquisition and Col- Start Guide to install the required software and
lection System was supplied with the DC1525 for connecting the DC1371 to the DC1525 and to
demonstration circuit, follow the DC1371 Quick a PC running Windows 2000 or XP.
2
3.5-6V
To provided power supply
+
Parallel/Serial
Analog Inputs
Channel 1
Channel 2
Use provided USB cable
Channel 3
Channel 4
Single Ended
Encode Clock.
Use provided
DC1075
Figure 1. DC1525 Setup (zoom for detail)
3
DC1525 DEMONSTRATION CIRCUIT
BOARD JUMPERS
The DC1525 demonstration circuit board
should have the following jumper settings as
default positions: (as per Figure 1)
J13: PAR/SER : Selects Parallel or Serial pro-
gramming mode. (Default - Serial)
Optional Jumpers:
J8: Term: Enables/ Disable optional output
termination. (Default - Removed)
J5: ILVDS: Selects either 1.75mA or 3.5mA
of output current for the LVDS drivers. (De-
fault – Removed)
APPLYING POWER AND SIGNALS TO THE
DC1525 DEMONSTRATION CIRCUIT
The DC1371 is used to acquire data from the
DC1525, the DC1371 must FIRST be con-
nected to a powered USB port and have =5V
applied power BEFORE applying +3.6V to
+6.0V across the pins marked “V+” and
“GND” on the DC1525. DC1525 requires 3.6V
for proper operation.
J14: LANE: Selects either 1 lane or 2 lane
output modes (Default – Removed) NOTE:
The DC1371 does not support 1 lane opera-
tion.
J15:
SHDN: Enables and disables the
LTC2175. (Default - Removed)
J2: WP: Enable/Disables write protect for the
EEPROM. (Default – Removed)
Note: optional jumper should be left open to
ensure proper serial configuration.
Regulators on the board produce the volt-
ages required for the ADC. The DC1525
demonstration circuit requires up to 500mA
depending on the sampling rate and the A/D
converter supplied.
The DC1525 should not be removed, or con-
nected to the DC1371 while power is applied.
ANALOG INPUT NETWORK
For optimal distortion and noise performance
the RC network on the analog inputs may
need to be optimized for different analog input
frequencies. For input frequencies above 140
MHz, refer to the LTC2175 datasheet for a
proper input network. Other input networks
may be more appropriate for input frequen-
cies less that 5MHz.
In almost all cases, filters will be required on
both analog input and encode clock to provide
data sheet SNR.
The filters should be located close to the in-
puts to avoid reflections from impedance dis-
continuities at the driven end of a long trans-
mission line. Most filters do not present 50Ω
outside the passband. In some cases, 3dB to
10dB pads may be required to obtain low dis-
tortion.
If your generator cannot deliver full scale sig-
nals without distortion, you may benefit from a
medium power amplifier based on a Gallium
Arsenide Gain block prior to the final filter.
This is particularly true at higher frequencies
where IC based operational amplifiers may be
unable to deliver the combination of low noise
figure and High IP3 point required. A high or-
der filter can be used prior to this final ampli-
4
fier, and a relatively lower Q filter used be-
tween the amplifier and the demo circuit.
Apply the analog input signal of interest to the
SMA connectors on the DC1525 demonstra-
tion circuit board marked “J3 AIN1”, “J4 AIN2”,
“J6 AIN3”, “J7 AIN4”. These inputs corre-
spond with channels 1-4 of the ADC respec-
tively. These inputs are capacitive coupled to
Balun transformers ETC1-1-13.
connector follows the VITA-57/FMC standard,
but all signals should be verified when using an
FMC carrier card other than the DC1371.
SOFTWARE
The DC1371A is controlled by the PScope
System Software provided or downloaded
from the Linear Technology website at
http://www.linear.com/software/.
To start the data collection software if
“PScope.exe”, is installed (by default) in
\Program Files\LTC\PScope\, double click the
PScope Icon or bring up the run window un-
der the start menu and browse to the PScope
directory and select PScope.
If the DC1525 demonstration circuit is prop-
erly connected to the DC1371, PSCOPE
should automatically detect the DC1525, and
configure itself accordingly.
If everything is hooked up properly, powered
and a suitable convert clock is present, click-
ing the “Collect” button should result in time
and frequency plots displayed in the PScope
window. Additional information and help for
PScope is available in the DC1371A Quick
Start Guide and in the online help available
within the PScope program itself.
ENCODE CLOCK
NOTE:
Apply an encode clock to the SMA
connector on the DC1525 demonstration cir-
cuit board marked “J11 CLK+”. As a default
the DC1525 is populated to have a single
ended input.
For the best noise performance, the ENCODE
INPUT must be driven with a very low jitter,
square wave source. The amplitude should be
large, up to 3V
P-P
or 13dBm. When using a
sinusoidal signal generator a squaring circuit
can be used. Linear Technology also pro-
vides demo board DC1075A that divides a
high frequency sine wave by four, producing a
low jitter square wave for best results with the
LTC2175.
Using band pass filters on the clock and the
analog input will improve the noise perform-
ance by reducing the wideband noise power
of the signals. In the case of the DC1525 a
band pass filter used for the clock should be
used prior to the DC1075A. Datasheet FFT
plots are taken with 10 pole LC filters made by
TTE (Los Angeles, CA) to suppress signal
generator harmonics, non-harmonically re-
lated spurs and broadband noise. Low phase
noise Agilent 8644B generators are used for
both the Clock input and the Analog input.
DIGITAL OUTPUTS
Data outputs. data clock, and frame clock sig-
nals are available on J1 of the DC1525. This
5
查看更多>
参数对比
与LTC2171CUKG-12#PBF相近的元器件有:LTC2170CUKG-12#PBF、LTC2172CUKG-12#PBF、LTC2173CUKG-12#PBF、LTC2174CUKG-12#PBF、LTC2175CUKG-12#PBF。描述及对比如下:
型号 LTC2171CUKG-12#PBF LTC2170CUKG-12#PBF LTC2172CUKG-12#PBF LTC2173CUKG-12#PBF LTC2174CUKG-12#PBF LTC2175CUKG-12#PBF
描述 4-Channel Quad ADC 40Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube 4-Channel Quad ADC 25Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube 4-Channel Quad ADC 65Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube 4-Channel Quad ADC 80Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube 4-Channel Quad ADC 105Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube 4-Channel Quad ADC 125Msps 12-bit Parallel/Serial (SPI)/LVDS 52-Pin QFN EP Tube
欧盟限制某些有害物质的使用 Compliant Compliant Compliant Compliant Compliant Compliant
ECCN (US) EAR99 EAR99 EAR99 EAR99 EAR99 3A991.c.2
Part Status Active Active Active Active Active Active
HTS 8542.39.00.01 8542.39.00.01 8542.39.00.01 8542.39.00.01 8542.39.00.01 8542.39.00.01
Converter Type General Purpose General Purpose General Purpose General Purpose General Purpose General Purpose
Resolution 12bit 12bit 12bit 12bit 12bit 12bit
Number of ADCs 4 4 4 4 4 4
Number of Input Channels 4 4 4 4 4 4
Sampling Rate 40Msps 25Msps 65Msps 80Msps 105Msps 125Msps
Digital Interface Type Parallel|Serial (SPI)|LVDS Parallel|Serial (SPI)|LVDS LVDS|Serial (SPI)|Parallel LVDS|Serial (SPI)|Parallel Parallel|Serial (SPI)|LVDS Parallel|Serial (SPI)|LVDS
Input Type Voltage Voltage Voltage Voltage Voltage Voltage
Input Signal Type Differential Differential Differential Differential Differential Differential
Voltage Reference Internal|External Internal|External External|Internal Internal|External Internal|External Internal|External
Voltage Supply Source Single Single Single Single Single Single
Input Voltage 1Vp-p/2Vp-p 1Vp-p/2Vp-p 1Vp-p/2Vp-p 1Vp-p/2Vp-p 1Vp-p/2Vp-p 1Vp-p/2Vp-p
Minimum Single Supply Voltage (V) 1.7 1.7 1.7 1.7 1.7 1.7
Typical Single Supply Voltage (V) 1.8 1.8 1.8 1.8 1.8 1.8
Maximum Single Supply Voltage (V) 1.9 1.9 1.9 1.9 1.9 1.9
Typical Power Dissipation (mW) 252 214 362 409 479 585
Maximum Power Dissipation (mW) 290 238 409 446 527 637
Integral Nonlinearity Error ±1LSB ±1LSB ±1LSB ±1LSB ±1LSB ±1LSB
Full Scale Error -2.5/0.5%FSR -2.5/0.5%FSR -2.5/0.5%FSR -2.8/0.2%FSR -2.8/0.2%FSR -2.8/0.2%FSR
Signal to Noise Ratio 70.9dBFS(Typ) 70.5dBFS(Typ) 71dBFS(Typ) 70.6dBFS(Typ) 70.6dBFS(Typ) 70.6dBFS(Typ)
No Missing Codes (bit) 12 12 12 12 12 12
Sample and Hold Yes Yes Yes Yes Yes Yes
Single-Ended Input No No No No No No
Digital Supply Support No No No No No No
Maximum Operating Temperature (°C) 70 70 70 70 70 70
系列
Packaging
Tube Tube Tube Tube Tube Tube
Supplier Temperature Grade Commercial Commercial Commercial Commercial Commercial Commercial
Pin Count 52 52 52 52 52 52
Standard Package Name QFN QFN QFN QFN QFN QFN
Supplier Package QFN EP QFN EP QFN EP QFN EP QFN EP QFN EP
Mounting Surface Mount Surface Mount Surface Mount Surface Mount Surface Mount Surface Mount
Package Height 0.75(Max) 0.75(Max) 0.75(Max) 0.75(Max) 0.75(Max) 0.75(Max)
Package Length 8 8 8 8 8 8
Package Width 7 7 7 7 7 7
PCB changed 52 52 52 52 52 52
Lead Shape No Lead No Lead No Lead No Lead No Lead No Lead
热门器件
热门资源推荐
器件捷径:
E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF EG EH EI EJ EK EL EM EN EO EP EQ ER ES ET EU EV EW EX EY EZ F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF FG FH FI FJ FK FL FM FN FO FP FQ FR FS FT FU FV FW FX FY FZ G0 G1 G2 G3 G4 G5 G6 G7 G8 G9 GA GB GC GD GE GF GG GH GI GJ GK GL GM GN GO GP GQ GR GS GT GU GV GW GX GZ H0 H1 H2 H3 H4 H5 H6 H7 H8 HA HB HC HD HE HF HG HH HI HJ HK HL HM HN HO HP HQ HR HS HT HU HV HW HX HY HZ I1 I2 I3 I4 I5 I6 I7 IA IB IC ID IE IF IG IH II IK IL IM IN IO IP IQ IR IS IT IU IV IW IX J0 J1 J2 J6 J7 JA JB JC JD JE JF JG JH JJ JK JL JM JN JP JQ JR JS JT JV JW JX JZ K0 K1 K2 K3 K4 K5 K6 K7 K8 K9 KA KB KC KD KE KF KG KH KI KJ KK KL KM KN KO KP KQ KR KS KT KU KV KW KX KY KZ
需要登录后才可以下载。
登录取消