首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器

MPC859DSLCVR50A

Microprocessors - MPU PQ I HIP6W NO-PB

器件类别:嵌入式处理器和控制器    微控制器和处理器   

厂商名称:NXP(恩智浦)

厂商官网:https://www.nxp.com

器件标准:

下载文档
MPC859DSLCVR50A 在线购买

供应商:

器件:MPC859DSLCVR50A

价格:-

最低购买:-

库存:点击查看

点击购买

器件参数
参数名称
属性值
是否Rohs认证
符合
厂商名称
NXP(恩智浦)
零件包装代码
BGA
包装说明
BGA, BGA357,19X19,50
针数
357
Reach Compliance Code
unknown
ECCN代码
5A991
地址总线宽度
32
位大小
32
边界扫描
YES
外部数据总线宽度
32
格式
FIXED POINT
集成缓存
YES
JESD-30 代码
S-PBGA-B357
JESD-609代码
e1
长度
25 mm
低功率模式
YES
湿度敏感等级
3
端子数量
357
最高工作温度
100 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
BGA
封装等效代码
BGA357,19X19,50
封装形状
SQUARE
封装形式
GRID ARRAY
峰值回流温度(摄氏度)
245
电源
1.8,3.3 V
认证状态
Not Qualified
座面最大高度
2.52 mm
速度
50 MHz
最大供电电压
1.9 V
最小供电电压
1.7 V
标称供电电压
1.8 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Silver/Copper (Sn/Ag/Cu)
端子形式
BALL
端子节距
1.27 mm
端子位置
BOTTOM
处于峰值回流温度下的最长时间
30
宽度
25 mm
uPs/uCs/外围集成电路类型
MICROPROCESSOR, RISC
文档预览
Freescale Semiconductor
Technical Data
MPC866EC
Rev. 2, 2/2006
MPC866/MPC859
Hardware Specifications
This document contains detailed information on power
considerations, DC/AC electrical characteristics, and AC timing
specifications for the MPC866/859 family (refer to
Table 1
for a
list of devices). The MPC866P is the superset device of the
MPC866/859 family.This document describes pertinent electrical
and physical characteristics of the MPC8245. For functional
characteristics of the processor, refer to the
MPC866
PowerQUICC Family Users Manual
(MPC866UM/D).
Contents
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Maximum Tolerated Ratings . . . . . . . . . . . . . . . . . . . 8
Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . . 9
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Thermal Calculation and Measurement . . . . . . . . . . 12
Power Supply and Power Sequencing . . . . . . . . . . . 15
Layout Practices . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Bus Signal Timing . . . . . . . . . . . . . . . . . . . . . . . . . . 16
IEEE 1149.1 Electrical Specifications . . . . . . . . . . . 46
CPM Electrical Characteristics . . . . . . . . . . . . . . . . . 48
UTOPIA AC Electrical Specifications . . . . . . . . . . . 72
FEC Electrical Characteristics . . . . . . . . . . . . . . . . . 74
Mechanical Data and Ordering Information . . . . . . . 78
Document Revision History . . . . . . . . . . . . . . . . . . . 93
1
Overview
The MPC866/859 is a derivative of Freescale’s MPC860
PowerQUICC™ family of devices. It is a versatile single-chip
integrated microprocessor and peripheral combination that can be
used in a variety of controller applications and communications
and networking systems. The MPC866/859/859DSL provides
enhanced ATM functionality over that of other ATM-enabled
members of the MPC860 family.
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
© Freescale Semiconductor, Inc., 2006. All rights reserved.
Features
Table 1
shows the functionality supported by the members of the MPC866/859 family.
2
Features
Table 1. MPC866 Family Functionality
Cache
Part
Instruction
MPC866P
MPC866T
MPC859P
MPC859T
MPC859DSL
MPC852T
3
1
Ethernet
SCC
Data
8 Kbytes
4 Kbytes
8 Kbytes
4 Kbytes
4 Kbytes
4 Kbytes
10T
Up to 4
Up to 4
1
1
1
2
10/100
1
1
1
1
1
1
4
4
1
1
1
1
2
2
2
2
2
1
2
1
SMC
16 Kbytes
4 Kbytes
16 Kbytes
4 Kbytes
4 Kbytes
4 KBytes
On the MPC859DSL, the SCC (SCC1) is for ethernet only. Also, the MPC859DSL does not support the Time Slot
Assigner (TSA).
2
On the MPC859DSL, the SMC (SMC1) is for UART only.
3
For more details on the MPC852T, please refer to the
MPC852T Hardware Specifications.
The following list summarizes the key MPC866/859 features:
Embedded single-issue, 32-bit PowerPC™ core (implementing the PowerPC architecture) with
thirty-two 32-bit general-purpose registers (GPRs)
— The core performs branch prediction with conditional prefetch, without conditional execution
— 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see
Table 1)
– 16-Kbyte instruction cache (MPC866P and MPC859P) is four-way, set-associative with 256 sets;
4-Kbyte instruction cache (MPC866T, MPC859T, and MPC859DSL) is two-way, set-associative
with 128 sets.
– 8-Kbyte data cache (MPC866P and MPC859P) is two-way, set-associative with 256 sets; 4-Kbyte
data cache(MPC866T, MPC859T, and MPC859DSL) is two-way, set-associative with 128 sets.
– Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache
blocks
– Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and
are lockable on a cache block basis.
— MMUs with 32-entry TLB, fully associative instruction and data TLBs
— MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces
and 16 protection groups.
— Advanced on-chip-emulation debug mode
The MPC866/859 provides enhanced ATM functionality over that of the MPC860SAR. The MPC866/859
adds major new features available in 'enhanced SAR' (ESAR) mode, including the following:
— Improved operation, administration, and maintenance (OAM) support
— OAM performance monitoring (PM) support
— Multiple APC priority levels available to support a range of traffic pace requirements
MPC866/MPC859 Hardware Specifications, Rev. 2
2
Freescale Semiconductor
Features
ATM port-to-port switching capability without the need for RAM-based microcode
Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability
Optional statistical cell counters per PHY
UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell transmission
time. (The earlier UTOPIA level 1 specification is also supported.)
– Multi-PHY support on the MPC866, MPC859P, and MPC859T
– Four PHY support on the MPC866/859
— Parameter RAM for both SPI and I
2
C can be relocated without RAM-based microcode
— Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using a 'split' bus
— AAL2/VBR functionality is ROM-resident.
Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
Thirty-two address lines
Memory controller (eight banks)
— Contains complete dynamic RAM (DRAM) controller
— Each bank can be a chip select or RAS to support a DRAM bank
— Up to 30 wait states programmable per memory bank
— Glueless interface to page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other memory
devices.
— DRAM controller programmable to support most size and speed memory interfaces
— Four CAS lines, four WE lines, and one OE line
— Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
— Variable block sizes (32 Kbytes–256 Mbytes)
— Selectable write protection
— On-chip bus arbitration logic
General-purpose timers
— Four 16-bit timers cascadable to be two 32-bit timers
— Gate mode can enable/disable counting
— Interrupt can be masked on reference match and event capture
Fast Ethernet controller (FEC)
— Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA multiplexed bus
System integration unit (SIU)
— Bus monitor
— Software watchdog
— Periodic interrupt timer (PIT)
— Low-power stop mode
— Clock synthesizer
— Decrementer and time base from the PowerPC architecture
— Reset controller
— IEEE 1149.1 test access port (JTAG)
MPC866/MPC859 Hardware Specifications, Rev. 2
Freescale Semiconductor
3
Features
Interrupts
— Seven external interrupt request (IRQ) lines
— Twelve port pins with interrupt capability
— The MPC866P and MPC866T have 23 internal interrupt sources; the MPC859P, MPC859T, and
MPC859DSL have 20 internal interrupt sources.
— Programmable priority between SCCs (MPC866P and MPC866T)
— Programmable highest priority request
Communications processor module (CPM)
— RISC controller
— Communication-specific commands (for example,
GRACEFUL STOP TRANSMIT
,
ENTER HUNT MODE
, and
RESTART TRANSMIT
)
— Supports continuous mode transmission and reception on all serial channels
— Up to 8-Kbytes of dual-port RAM
— MPC866P and MPC866T have 16 serial DMA (SDMA) channels; MPC859P, MPC859T, and
MPC859DSL have 10 serial DMA (SDMA) channels.
— Three parallel I/O registers with open-drain capability
Four baud rate generators
— Independent (can be connected to any SCC or SMC)
— Allow changes during operation
— Autobaud support option
MPC866P and MPC866T have four SCCs (serial communication controller); MPC859P, MPC859T, and
MPC859DSL have one SCC; and SCC1 on MPC859DSL supports Ethernet only.
— Serial ATM capability on all SCCs
— Optional UTOPIA port on SCC4
— Ethernet/IEEE 802.3 optional on SCC1–4, supporting full 10-Mbps operation
— HDLC/SDLC
— HDLC bus (implements an HDLC-based local area network (LAN))
— Asynchronous HDLC to support PPP (point-to-point protocol)
— AppleTalk
— Universal asynchronous receiver transmitter (UART)
— Synchronous UART
— Serial infrared (IrDA)
— Binary synchronous communication (BISYNC)
— Totally transparent (bit streams)
— Totally transparent (frame based with optional cyclic redundancy check (CRC)
Two SMCs (serial management channels) (MPC859DSL has one SMC (SMC1) for UART.)
— UART
— Transparent
— General circuit interface (GCI) controller
— Can be connected to the time-division multiplexed (TDM) channels
MPC866/MPC859 Hardware Specifications, Rev. 2
4
Freescale Semiconductor
Features
One serial peripheral interface (SPI)
— Supports master and slave modes
— Supports multiple-master operation on the same bus
One inter-integrated circuit (I
2
C) port
— Supports master and slave modes
— Multiple-master environment support
Time slot assigner (TSA) (MPC859DSL does not have TSA.)
— Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
— Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
— 1- or 8-bit resolution
— Allows independent transmit and receive routing, frame synchronization, and clocking
— Allows dynamic changes
— On MPC866P and MPC866T, can be internally connected to six serial channels (four SCCs and two
SMCs); on MPC859P and MPC859T, can be connected to three serial channels (one SCC and two
SMCs).
Parallel interface port (PIP)
— Centronics interface support
— Supports fast connection between compatible ports on MPC866/859 or MC68360
PCMCIA interface
— Master (socket) interface, compliant with PCI Local Bus Specification (Rev 2.1)
— Supports one or two PCMCIA sockets whether ESAR functionality is enabled
— Eight memory or I/O windows supported
Debug interface
— Eight comparators: four operate on instruction address, two operate on data address, and two operate on
data.
— Supports conditions: =
< >
— Each watchpoint can generate a breakpoint internally
Normal high and normal low power modes to conserve power
1.8 V core and 3.3 V I/O operation with 5-V TTL compatibility; refer to
Table 6
for a listing of the 5-V
tolerant pins.
357-pin plastic ball grid array (PBGA) package
Operation up to 133 MHz
MPC866/MPC859 Hardware Specifications, Rev. 2
Freescale Semiconductor
5
查看更多>
参数对比
与MPC859DSLCVR50A相近的元器件有:KMPC859DSLCVR66A、KMPC859TVR133A、MPC859DSLCVR66A、KMPC859DSLCZP66A、KMPC859PVR133A、KMPC859TZP133A、MPC859PZP100A。描述及对比如下:
型号 MPC859DSLCVR50A KMPC859DSLCVR66A KMPC859TVR133A MPC859DSLCVR66A KMPC859DSLCZP66A KMPC859PVR133A KMPC859TZP133A MPC859PZP100A
描述 Microprocessors - MPU PQ I HIP6W NO-PB Microprocessors - MPU PQ I HIP6W NO-PB Microprocessors - MPU POWERQUICC I HIP6W NOPB Microprocessors - MPU 66 MHz 87 MIPS Microprocessors - MPU POWER QUICC I HIP6W Microprocessors - MPU PQ I HIP6W NOPB Microprocessors - MPU POWER QUICC I HIP6W Microprocessors - MPU POWER QUICC I HIP6W
Product Attribute - Attribute Value Attribute Value - Attribute Value Attribute Value Attribute Value -
制造商
Manufacturer
- NXP(恩智浦) NXP(恩智浦) - NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) -
产品种类
Product Category
- Microprocessors - MPU Microprocessors - MPU - Microprocessors - MPU Microprocessors - MPU Microprocessors - MPU -
RoHS - Details Details - N Details N -
安装风格
Mounting Style
- SMD/SMT SMD/SMT - SMD/SMT SMD/SMT SMD/SMT -
封装 / 箱体
Package / Case
- PBGA-357 PBGA-357 - PBGA-357 PBGA-357 PBGA-357 -
Core - PowerPC PowerPC - PowerPC PowerPC PowerPC -
Number of Cores - 1 Core 1 Core - 1 Core 1 Core 1 Core -
Data Bus Width - 32 bit 32 bit - 32 bit 32 bit 32 bit -
Maximum Clock Frequency - 66 MHz 133 MHz - 66 MHz 133 MHz 133 MHz -
L1 Cache Instruction Memory - 4 kB 4 kB - 4 kB 16 kB 4 kB -
L1 Cache Data Memory - 4 kB 4 kB - 4 kB 8 kB 4 kB -
工作电源电压
Operating Supply Voltage
- 1.8 V 1.8 V - 1.8 V 1.8 V 1.8 V -
最小工作温度
Minimum Operating Temperature
- - 40 C 0 C - - 40 C 0 C 0 C -
最大工作温度
Maximum Operating Temperature
- + 100 C + 95 C - + 100 C + 95 C + 95 C -
Memory Type - L1 Cache L1 Cache - L1 Cache L1 Cache L1 Cache -
接口类型
Interface Type
- Ethernet, I2C, SPI, UART Ethernet, I2C, SPI, UART - Ethernet, I2C, SPI, UART Ethernet, I2C, SPI, UART Ethernet, I2C, SPI, UART -
I/O Voltage - 3.3 V 3.3 V - 3.3 V 3.3 V 3.3 V -
Moisture Sensitive - Yes Yes - Yes Yes Yes -
Number of Timers/Counters - 4 x 16 bit 4 x 16 bit - 4 x 16 bit 4 x 16 bit 4 x 16 bit -
Processor Series - PowerQUICC PowerQUICC - PowerQUICC PowerQUICC PowerQUICC -
工厂包装数量
Factory Pack Quantity
- 2 2 - 2 2 2 -
看门狗计时器
Watchdog Timers
- Watchdog Timer Watchdog Timer - Watchdog Timer Watchdog Timer Watchdog Timer -
单位重量
Unit Weight
- 0.073871 oz 0.073871 oz - 0.079984 oz 0.073871 oz 0.079984 oz -
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消