首页 > 器件类别 > 嵌入式处理器和控制器 > 微控制器和处理器
 PDF数据手册

MSM80C85AHJS

描述:
Microprocessor, 8-Bit, 5MHz, CMOS, PQCC44, PLASTIC, QFJ-44
分类:
文件大小:
355KB,共32页
制造商:
概述
Microprocessor, 8-Bit, 5MHz, CMOS, PQCC44, PLASTIC, QFJ-44
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
LAPIS Semiconductor Co Ltd
零件包装代码
QFJ
包装说明
QCCJ, LDCC44,.7SQ
针数
44
Reach Compliance Code
unknown
地址总线宽度
16
位大小
8
边界扫描
NO
最大时钟频率
5 MHz
外部数据总线宽度
8
格式
FIXED POINT
集成缓存
NO
JESD-30 代码
S-PQCC-J44
JESD-609代码
e0
长度
16.59 mm
低功率模式
YES
端子数量
44
最高工作温度
85 °C
最低工作温度
-40 °C
封装主体材料
PLASTIC/EPOXY
封装代码
QCCJ
封装等效代码
LDCC44,.7SQ
封装形状
SQUARE
封装形式
CHIP CARRIER
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
5 V
认证状态
Not Qualified
座面最大高度
4.35 mm
速度
5 MHz
最大压摆率
20 mA
最大供电电压
5.5 V
最小供电电压
4.5 V
标称供电电压
5 V
表面贴装
YES
技术
CMOS
温度等级
INDUSTRIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
J BEND
端子节距
1.27 mm
端子位置
QUAD
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
16.59 mm
uPs/uCs/外围集成电路类型
MICROPROCESSOR
文档解析

这份技术手册中提到的省电模式,即Power Down模式,是通过特定的硬件和软件设计来实现的。具体来说,MSM80C85AH微处理器具备以下与省电模式相关的特征:

  1. Power Down Mode (HALT-HOLD): 这是一种低功耗状态,当微处理器不需要工作时可以进入此模式以减少能耗。在这种模式下,微处理器的大部分功能会被暂停,从而降低功率消耗。

  2. Low Power Dissipation: 手册中提到了微处理器的典型功耗为50mW,这表明即使在全速工作时,该微处理器也设计为具有较低的功耗。

  3. On-Chip Clock Generator: 微处理器拥有内置的时钟发生器,这可以与外部晶体一起使用,以提供处理器的内部操作频率。在省电模式下,时钟发生器可能被禁用或以较低频率运行,以进一步降低功耗。

  4. Control of Power Down Mode: 手册中提到,可以通过特定的输入信号(如HOLD输入)来控制省电模式。当HOLD信号被激活时,微处理器可以进入省电模式,并且可以通过RESET或INTR信号来退出此模式。

  5. HOLD and HLDA Signals: HOLD是一个输入信号,用于指示另一个主设备正在请求总线的使用。当微处理器接收到HOLD请求时,它会在当前总线传输完成后放弃总线的使用,并可以进入省电模式。HLDA(HOLD Acknowledge)是一个输出信号,表示微处理器已经接收到HOLD请求,并将在下一个时钟周期放弃总线。

  6. RESET IN: RESET IN是一个输入信号,用于将程序计数器设置为零,并重置中断使能和HLDA触发器,同时退出省电模式。RESET IN的存在允许通过硬件方式来重置微处理器并退出省电模式。

  7. TRAP Interrupt: TRAP是一个非可屏蔽的中断请求,它在与INTR或RST 5.5 - 7.5相同的时序上被识别。TRAP中断可以重置省电模式,因为它具有最高的中断优先级。

这些特性共同作用,使得MSM80C85AH微处理器能够在不需要进行计算或处理任务时,通过进入省电模式来降低能耗。

文档预览
Dear customers,
About the change in the name such as "Oki Electric Industry Co. Ltd." and
"OKI" in documents to OKI Semiconductor Co., Ltd.
The semiconductor business of Oki Electric Industry Co., Ltd. was succeeded to OKI
Semiconductor Co., Ltd. on October 1, 2008.
Therefore, please accept that although
the terms and marks of "Oki Electric Industry Co., Ltd.", “Oki Electric”, and "OKI"
remain in the documents, they all have been changed to "OKI Semiconductor Co., Ltd.".
It is a change of the company name, the company trademark, and the logo, etc. , and
NOT a content change in documents.
October 1, 2008
OKI Semiconductor Co., Ltd.
550-1 Higashiasakawa-cho, Hachioji-shi, Tokyo 193-8550, Japan
http://www.okisemi.com/en/
OKI Semiconductor
MSM80C85AHRS/GS/JS
8-Bit CMOS MICROPROCESSOR
FEDL80C85AH-03
Issue Date: May
16,
2003
This product is not available in Asia and Oceania.
GENRAL DESCRIPTION
The MSM80C85AH is a complete 8-bit parallel; central processor implemented in silicon gate
C-MOS technology and compatible with MSM80C85A.
It is designed with higher processing speed (max.5 MHz) and lower power consumption
compared with MSM80C85A and power down mode is provided, thereby offering a high level
of system integration.
The MSM80C85AH uses a multiplexed address/data bus. The address is split between the 8-
bit address bus and the 8-bit data bus. The on-chip address latch : of a MSM81C55-5 memory
product allows a direct interface with the MSM80C85AH.
FEATURES
• Power down mode (HALT-HOLD)
• Low Power Dissipation: 50mW(Typ)
• Single + 3 to + 6 V Power Supply
• –40 to + 85°C, Operating Temperature
• Compatible with MSM80C85A
• 0.8
ms
instruction Cycle (V
CC
= 5V)
• On-Chip Clock Generator (with External Crystal)
• On-Chip System Controller; Advanced Cycle Status Information Available for Large System
Control
g p
• Four Vectored interrupt (One is non-maskable) Plus the 8080A-compatible interrupt.
• Serial, In/Serial Out Port
• Decimal, Binary and Double Precision Arithmetic
• Addressing Capability to 64K Bytes of Memory
• TTL Compatible
• 40-pin Plastic DIP(DIP40-P-600-2.54): (MSM80C85AHRS)
• 44-pin Plastic QFJ(QFJ44-P-S650-1.27): (MSM80C85AHJS)
• 44-pin Plastic QFP(QFP44-P-910-0.80-2K): (MSM80C85AHGS-2K)
1
¡ Semiconductor
MSM80C85AHRS/GS/JS
FUNCTIONAL BLOCK DIAGRAM
RST
INTR
INTA
5.5 6.5
7.5 TRAP
SID
SOD
Interrupt Control
Serial I/O Control
8-Bit Internal Data Bus
Accumulator
(8)
Temporary Register
(8)
Flag (5)
Flip Flops
Instruction
Register (8)
Arithmetic
Logic Unit
ALU(8)
Instruction
Decoder
And
Machine
Cycle
Encoding
B REG (8)
D REG (8)
H REG (8)
C REG (8)
E REG (8)
C REG (8)
Register
Array
Stack Pointer (16)
Program Counter (16)
Incrementer/Decrementer
Address Latch (16)
Power
Supply
+5V
GND
Power Down
X
1
X
2
CLK
GEN
Timing And Control
Control
Status
DMA
Reset
Address Buffer (8)
Data/Address
Buffer (8)
CLK
OUT
READY
RD WR
ALE
S0
S1 IO /
M
HOLD HLDA
RESET IN
RESET OUT
A
15
- A
8
Address Bus
AD
7
- AD
0
Address/Data Bus
2
¡ Semiconductor
MSM80C85AHRS/GS/JS
PIN CONFIGURATION (TOP VIEW)
40 pin Plastic DIP
X
1
X
2
RESET OUT
SOD
SID
TRAP
RST7.5
RST6.5
RST5.5
INTR
INTA
AD
0
AD
1
AD
2
AD
3
AD
4
AD
5
AD
6
AD
7
GND
33 READY
32 IO/M
31 S
1
30
RD
29
WR
28 ALE
27 S
0
26 A
15
25 A
14
24 A
13
23 A
12
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
V
CC
HOLD
HLDA
CLK(OUT)
RESET IN
READY
IO/M
S
1
RD
WR
ALE
S
0
A
15
A
14
A
13
A
12
A
11
A
10
A
9
A
8
44 pin Plastic QFP
42 RESET OUT
35 CLK(OUT)
TRAP 1
RST7.5 2
RST6.5 3
RST5.5 4
INTR 5
INTA
6
AD
0
7
AD
1
8
AD
2
9
AD
3
10
NC 11
34
RESET IN
37 HOLD
36 HLDA
43 SOD
38 V
CC
44 SID
39 NC
41 X
2
40 X
1
44 pin Plastic QFJ
4 RESET OUT
AD
4
12
AD
5
13
AD
6
14
AD
7
15
GND 16
V
CC
17
A
8
18
A
9
19
A
10
20
A
11
21
NC 22
41 CLK(OUT)
TRAP 7
RST7.5 8
RST6.5 9
RST5.5 10
INTR 11
NC 12
INTA
13
AD
0
14
AD
1
15
AD
2
16
AD
3
17
40
RESET IN
39 READY
38 IO/M
37 S
1
36
RD
35
WR
34 NC
33 ALE
32 S
0
31 A
15
30 A
14
29 A
13
43 HOLD
A
9
25
AD
4
18
NC 19
AD
5
20
AD
6
21
AD
7
22
GND 23
A
8
24
A
10
26
42 HLDA
5 SOD
44 V
CC
6 SID
1 NC
3 X
2
2 X
1
A
11
27
A
12
28
3
¡ Semiconductor
MSM80C85AHRS/GS/JS
MSM80C85AH FUNCTIONAL PIN DEFINITION
The following describes the function of each pin:
Symbol
A
8
- A
15
(Output, 3-state)
A
0
- A
7
(Input/Output)
3-state
ALE
(Output)
Function
Address Bus: The most significant 8-bits of the memory address or the 8-bits of the I/O address,
3-stated during Hold and Halt modes and during RESET.
Multiplexed Address/Data Bus: Lower 8-bits of the memory address (or I/O address) appear on
the bus during the first clock cycle (T state) of a machine cycle. It then becomes the data bus during
the second and third clock cycles.
Address Latch Enable: It occurs during the first clock state of a machine cycle and enables address to
get latched into the on-chip latch peripherals. The falling edge of ALE is set to guarantee setup and
hold times for the address information. The falling edge ALE can also be used to strobe the status
information ALE is never 3-state.
Machine cycle status:
IO/M S
1
S
0
0
0
1
1
0
0
1
0
1
1
1
0
1
0
1
States
IO/M S
1
S
0
1
.
.
.
1
0
·
·
1
0
·
·
States
Interrupt Acknowledge
Halt
= 3-state
Hold
(high impedance)
Reset
·
= unspecified
S
0
, S
1
, IO/M
(Output)
Memory write
Memory read
I/O write
I/O read
Opcode fetch
S
1
can be used as an advanced R/W status. IO/M, S
0
and S
1
become valid at the beginning of
a machine cycle and remain stable throughout the cycle. The falling edge of ALE may be used to latch
the state of these lines.
RD
(Output, 3-state)
WR
(Output, 3-state)
READY
(Input)
READ control: A low level on
RD
indicates the selected memory or I/O device is to be read that
the Data Bus is available for the data transfer, 3-stated during Hold and Halt modes and during RESET.
WRITE control: A low level on
WR
indicates the data on the Data Bus is to be written into the selected
memory or I/O location. Data is set up at the trailing edge of
WR,
3-stated during Hold and Halt
modes and during RESET.
If READY is high during a read or write cycle, it indicates that the memory or peripheral is ready to
send or receive data. If READY is low, the cpu will wait an integral number of clock cycles for READY
to go high before completing the read or write cycle READY must conform to specified setup and
hold times.
HOLD indicates that another master is requesting the use of the address and data buses.
The cpu, upon receiving the hold request, will relinquish the use of the bus as soon as the completion
of the current bus transfer. Internal processing can continue. The processor can regain the bus only
after the HOLD is removed. When the HOLD is acknowledged, the Address, Data,
RD, WR,
and IO/M
lines are 3-stated. And status of power down is controlled by HOLD.
HOLD ACKNOWLEDGE: Indicates that the cpu has received the HOLD request and that it will
relinquish the bus in the next clock cycle. HLDA goes low after the Hold request is removed.
The cpu takes the bus one half clock cycle after HLDA goes low.
INTERRUPT REQUEST: Is used as a general purpose interrupt. It is sampled on during the next to
the last clock cycle of an instruction and during Hold and Halt states. If it is active, the Program
Counter (PC) will be inhibited from incrementing and an
INTA
will be issued. During this cycle
a RESTART or CALL instruction can be inserted to jump to the interrupt service routine.
The INTR is enabled and disabled by software. It is disabled by Reset and immediately after
an interrupt is accepted. Power down mode is reset by INTR.
INTERRUPT ACKNOWLEDGE: Is used instead of (and has the same timing as)
RD
during
the instruction cycle after an INTR is accepted.
RESTART INTERRUPTS: These three inputs have the same timing as INTR except they cause
an internal RESTART to be automatically inserted.
The priority of these interrupts is ordered as shown in Table 1. These interrupts have a higher priority
than INTR. In addition, they may be individually masked out using the SIM instruction.
Power down mode is reset by these interrupts.
Trap interrupt is a nonmaskable RESTART interrupt. It is recognized at the same timing as INTR or
RST 5.5 - 7.5. It is unaffected by any mask or Interrupt Disable. It has the highest priority of any
interrupt. (See Table 1.) Power down mode is reset by input of TRAP.
HOLD
(Input)
HLDA
(Output)
INTR
(Output)
INTA
(Output)
RST 5.5
RST 6.5
RST 7.5
(Input)
TRAP
(Input)
4
参数对比
与MSM80C85AHJS相近的元器件有:MSM80C85AHGS-2K、MSM80C85AHRS。描述及对比如下:
型号 MSM80C85AHJS MSM80C85AHGS-2K MSM80C85AHRS
描述 Microprocessor, 8-Bit, 5MHz, CMOS, PQCC44, PLASTIC, QFJ-44 Microprocessor, 8-Bit, 5MHz, CMOS, PQFP44, PLASTIC, QFP-44 Microprocessor, 8-Bit, 5MHz, CMOS, PDIP40, 0.600 INCH, 2.54 MM PITCH, PLASTIC, DIP-40
是否Rohs认证 不符合 不符合 不符合
厂商名称 LAPIS Semiconductor Co Ltd LAPIS Semiconductor Co Ltd LAPIS Semiconductor Co Ltd
零件包装代码 QFJ QFP DIP
包装说明 QCCJ, LDCC44,.7SQ QFP, QFP44,.53X.57,32 DIP, DIP40,.6
针数 44 44 40
Reach Compliance Code unknown unknown unknown
地址总线宽度 16 16 16
位大小 8 8 8
边界扫描 NO NO NO
最大时钟频率 5 MHz 5 MHz 5 MHz
外部数据总线宽度 8 8 8
格式 FIXED POINT FIXED POINT FIXED POINT
集成缓存 NO NO NO
JESD-30 代码 S-PQCC-J44 S-PQFP-G44 R-PDIP-T40
JESD-609代码 e0 e0 e0
长度 16.59 mm 10.5 mm 51.98 mm
低功率模式 YES YES YES
端子数量 44 44 40
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ QFP DIP
封装等效代码 LDCC44,.7SQ QFP44,.53X.57,32 DIP40,.6
封装形状 SQUARE SQUARE RECTANGULAR
封装形式 CHIP CARRIER FLATPACK IN-LINE
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
电源 5 V 5 V 5 V
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 4.35 mm 2.25 mm 4.57 mm
速度 5 MHz 5 MHz 5 MHz
最大压摆率 20 mA 20 mA 20 mA
最大供电电压 5.5 V 5.5 V 5.5 V
最小供电电压 4.5 V 4.5 V 4.5 V
标称供电电压 5 V 5 V 5 V
表面贴装 YES YES NO
技术 CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 J BEND GULL WING THROUGH-HOLE
端子节距 1.27 mm 0.8 mm 2.54 mm
端子位置 QUAD QUAD DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 16.59 mm 9.5 mm 15.24 mm
uPs/uCs/外围集成电路类型 MICROPROCESSOR MICROPROCESSOR MICROPROCESSOR
【好书共读——《硬件设计指南:从器件认知到手机基带设计》】——03三端子电容
硬件设计指南:从器件认知到手机基带设计 三端子电容 电容是电子电路设计...
zyb329321151 开关电源学习小组
【NUCLEO H533RE】OLED SSD1306屏SPI接口测试
1、测试介绍 本次测试主要为NUCLEO-H533RE的SPI接口外设 Master Half-...
bigbat stm32/stm8
车规激光雷达里有什么?拆开看看
8月13日,据英国《金融时报》报道,美国国防部已决定将禾赛科技从其所谓 中国涉军企业 的黑名单中...
eric_wang 汽车电子
【HC32F448测评】+用定时器和QSPI测评W25Q64的读写速度
第五篇:用定时器和QSPI测试W25Q64的读写速度 这篇文章将来测评HC32F448的硬件...
dmzdmz666666 国产芯片交流
《机器学习算法与实现 —— Python编程与应用实例》深度学习AlexNet
AlexNet的网络架构如下图所示: 可见Alexnet模型由5个卷积层和3个池化Poo...
lospring 编程基础
PPEC+HIL 单相逆变仿真教学验证
PPEC:Programmable Power Electronics Controller,...
smls_小森 测试/测量
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
索引文件:
1038  1788  914  1493  2257  21  36  19  31  46 
需要登录后才可以下载。
登录取消
下载 PDF 文件