首页 > 器件类别 > 存储 > 存储

X84161S8

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8

器件类别:存储    存储   

厂商名称:Xicor Inc

下载文档
器件参数
参数名称
属性值
是否Rohs认证
不符合
厂商名称
Xicor Inc
包装说明
PLASTIC, SOIC-8
Reach Compliance Code
unknown
最大时钟频率 (fCLK)
10 MHz
数据保留时间-最小值
100
耐久性
100000 Write/Erase Cycles
JESD-30 代码
R-PDSO-G8
JESD-609代码
e0
长度
4.9 mm
内存密度
16384 bit
内存集成电路类型
EEPROM
内存宽度
8
功能数量
1
端子数量
8
字数
2048 words
字数代码
2000
工作模式
SYNCHRONOUS
最高工作温度
70 °C
最低工作温度
组织
2KX8
输出特性
3-STATE
封装主体材料
PLASTIC/EPOXY
封装代码
SOP
封装等效代码
SOP8,.25
封装形状
RECTANGULAR
封装形式
SMALL OUTLINE
并行/串行
SERIAL
峰值回流温度(摄氏度)
NOT SPECIFIED
电源
5 V
认证状态
Not Qualified
座面最大高度
1.75 mm
串行总线类型
I2C
最大待机电流
0.000001 A
最大压摆率
0.002 mA
最大供电电压 (Vsup)
5.5 V
最小供电电压 (Vsup)
4.5 V
标称供电电压 (Vsup)
5 V
表面贴装
YES
技术
CMOS
温度等级
COMMERCIAL
端子面层
Tin/Lead (Sn/Pb)
端子形式
GULL WING
端子节距
1.27 mm
端子位置
DUAL
处于峰值回流温度下的最长时间
NOT SPECIFIED
宽度
3.9 mm
最长写入周期时间 (tWC)
0.1 ms
写保护
HARDWARE/SOFTWARE
文档预览
A
PPLICATION
N
OTE
A V A I L A B L E
AN95 • AN103 • AN107
16K/64K
X84161/641
µPort Saver EEPROM
DESCRIPTION
MPS
EEPROM
FEATURES
• Up to 10MHz data transfer rate
• 25ns Read Access Time
• Direct interface to microprocessors and micro-
controllers
—Eliminates I/O port requirements
—No interface glue logic required
—Eliminates need for parallel to serial converters
• Low power CMOS
—2.5V–5.5V and 5V
±
10% versions
—Standby current less than 1µA
—Active current less than 1mA
• Byte or page write capable
—32-byte page write mode
• Typical nonvolatile write cycle time: 2ms
• High reliability
—100,000 endurance cycles
—Guaranteed data retention: 100 years
• Small packages options
—8-lead mini-DIP package
—8-lead SOIC package
—8, 20-lead TSSOP package
The µPort Saver memories need no serial ports or
special hardware and connect to the processor mem-
ory bus. Replacing bytewide data memory, the µPort
Saver uses bytewide memory control functions, takes
a fraction of the board space and consumes much less
power. Replacing serial memories, the µPort Saver
provides all the serial benefits, such as low cost, low
power, low voltage, and small package size, while
releasing I/Os for more important uses.
The µPort Saver memory outputs data within 25ns of
an active read signal. This is less than the read access
time of most hosts and provides “no-wait-state” opera-
tion. This prevents bottlenecks on the bus. With rates
to 10MHz, the µPort Saver supplies data faster than
required by most host read cycle specifications. This
eliminates the need for software NOPs.
The µPort Saver memories communicate over one line
of the data bus using a sequence of standard bus read
and write operations. This “bit serial” interface allows
the µPort Saver to work well in 8-bit, 16-bit, 32-bit, and
64-bit systems.
A Write Protect (WP) pin prevents inadvertent writes to
the memory.
Xicor EEPROMs are designed and tested for applica-
tions requiring extended endurance. Inherent data
retention is greater than 100 years.
BLOCK DIAGRAM
Internal Block Diagram
System Connection
µP
µC
DSP
ASIC
RISC
D
0
Ports
Saved
P0/CS
P1/CLK
P2/DI
P3/DO
OE
WE
Y Decode
Data Register
A
15
A
0
D
7
WP
MPS
H.V. Generation
Timing & Control
CE
I/O
OE
WE
Command
Decode
and
Control
Logic
EEPROM
Array
X
DEC
8K x 8
2K x 8
REV 1.0 6/30/00
www.xicor.com
Characteristics subject to change without notice.
1 of 17
X84161/641
PIN CONFIGURATIONS
8-Lead PDIP/SOIC
CE
I/O
WP
V
SS
8
1
2
X84161
7
3
X84641
6
4
5
V
CC
NC
OE
WE
NC
V
CC
CE
I/O
1
2
3
4
8-Lead TSSOP
X84161
8
7
6
5
OE
WE
WP
V
SS
NC
NC
CE
I/O
NC
NC
NC
WP
V
SS
NC
20-Lead TSSOP
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
NC
NC
V
CC
NC
NC
NC
NC
OE
WE
NC
X84641
PIN NAMES
Pin
I/O
CE
OE
WE
WP
V
CC
V
SS
NC
Description
Data Input/Output
Chip Enable Input
Output Enable Input
Write Enable Input
Write Protect Input
Supply Voltage
Ground
No Connect
Write Enable (WE)
The Write Enable input must be LOW to write either
data or command sequences to the device.
Data In/Data Out (I/O)
Data and command sequences are serially written to
or serially read from the device through the I/O pin.
Write Protect (WP)
When the Write Protect input is LOW, nonvolatile writes
to the device are disabled. When WP is HIGH, all func-
tions, including nonvolatile writes, operate normally. If a
nonvolatile write cycle is in progress, WP going LOW
will have no effect on the cycle already underway, but
will inhibit any additional nonvolatile write cycles.
DEVICE OPERATION
The X84161/641 are serial EEPROMs designed to
interface directly with most microprocessor buses.
Standard CE, OE, and WE signals control the read and
write operations, and a single l/O line is used to send
and receive data and commands serially.
Data Timing
Data input on the l/O line is latched on the rising edge
of either WE or CE, whichever occurs first. Data output
on the l/O line is active whenever both OE and CE are
LOW. Care should be taken to ensure that WE and OE
are never both LOW while CE is LOW.
Read Sequence
A read sequence consists of sending a 16-bit address
followed by the reading of data serially. The address is
written by issuing 16 separate write cycles (WE and
CE LOW, OE HIGH) to the part without a read cycle
between the write cycles. The address is sent serially,
PACKAGE SELECTION GUIDE
84161
8-Lead PDIP
8-Lead SOIC
8-Lead TSSOP
8-Lead XBGA
8-Lead PDIP
8-Lead SOIC
20-Lead TSSOP
84641
PIN DESCRIPTIONS
Chip Enable (CE)
The Chip Enable input must be LOW to enable all read/
write operations. When CE is HIGH, the chip is dese-
lected, the I/O pin is in the high impedance state, and
unless a nonvolatile write operation is underway, the
device is in the standby power mode.
Output Enable (OE)
The Output Enable input must be LOW to enable the
output buffer and to read data from the device on the I/O
line.
REV 1.0 6/30/00
www.xicor.com
Characteristics subject to change without notice.
2 of 17
X84161/641
most significant bit first, over the I/O line. Note that this
sequence is fully static, with no special timing restric-
tions, and the processor is free to perform other tasks
on the bus whenever the device CE pin is HIGH. Once
the 16 address bits are sent, a byte of data can be read
on the I/O line by issuing 8 separate read cycles (OE
and CE LOW, WE HIGH). At this point, writing a ‘1’ will
terminate the read sequence and enter the low power
standby state, otherwise the device will await further
reads in the sequential read mode.
Sequential Read
The byte address is automatically incremented to the
next higher address after each byte of data is read.
The data stored in the memory at the next address can
be read sequentially by continuing to issue read
cycles. When the highest address in the array is
reached, the address counter rolls over to address
$0000 and reading may be continued indefinitely.
Figure 1. Read Sequence
Reset Sequence
The reset sequence resets the device and sets an
internal write enable latch. A reset sequence can be
sent at any time by performing a read/write “0”/read
operation (see Figs. 1 and 2). This breaks the multiple
read or write cycle sequences that are normally used
to read from or write to the part. The reset sequence
can be used at any time to interrupt or end a sequential
read or page load. As soon as the write “0” cycle is
complete, the part is reset (unless a nonvolatile write
cycle is in progress). The second read cycle in this
sequence, and any further read cycles, will read a
HIGH on the l/O pin until a valid read sequence (which
includes the address) is issued. The reset sequence
must be issued at the beginning of both read and write
sequences to be sure the device initiates these opera-
tions properly.
CE
OE
WE
I/O (IN)
"0"
A15 A14 A13 A12 A11 A10 A9 A8
A7 A6 A5 A4 A3 A2 A1 A0
I/O (OUT)
RESET
When Accessing: X84161 Array: A15–A11=0
X84641 Array: A15–A13=0
Load Address
D7 D6 D5 D4 D3 D2 D1 D0
Read Data
REV 1.0 6/30/00
www.xicor.com
Characteristics subject to change without notice.
3 of 17
X84161/641
Figure 2. Write Sequence
CE
OE
WE
I/O (IN)
"0"
A15 A14 A13 A12 A11 A10 A9 A8
A7 A6 A5 A4 A3 A2 A1 A0
D7 D6 D5 D4 D3 D2 D1 D0
"1"
"0"
I/O (OUT)
RESET
When Accessing: X84161 Array: A15–A11=0
X84641 Array: A15–A13=0
Load Address
Load Data
START
Nonvolatile
Write
Write Sequence
A nonvolatile write sequence consists of sending a
reset sequence, a 16-bit address, up to 32 bytes of
data, and then a special “start nonvolatile write cycle”
command sequence.
The reset sequence is issued first (as described in the
Reset Sequence section) to set an internal write
enable latch. The address is written serially by issuing
16 separate write cycles (WE and CE LOW, OE HIGH)
to the part without any read cycles between the writes.
The address is sent serially, most significant bit first, on
the l/O pin. Up to 32 bytes of data are written by issu-
ing a multiple of 8 write cycles. Again, no read cycles
are allowed between writes.
The nonvolatile write cycle is initiated by issuing a spe-
cial read/write “1”/read sequence. The first read cycle
ends the page load, then the write “1” followed by a
read starts the nonvolatile write cycle. The device rec-
ognizes 32-byte pages (e.g., beginning at addresses
XXXXXX00000 for X84161).
When sending data to the part, attempts to exceed the
upper address of the page will result in the address
counter “wrapping-around” to the first address on the
page, where data loading can continue. For this rea-
son, sending more than 256 consecutive data bits will
result in overwriting previous data.
A nonvolatile write cycle will not start if a partial or
incomplete write sequence is issued. The internal write
enable latch is reset when the nonvolatile write cycle is
completed and after an invalid write to prevent inad-
vertent writes. Note that this sequence is fully static,
with no special timing restrictions. The processor is
free to perform other tasks on the bus whenever the
chip enable pin (CE) is HIGH.
Nonvolatile Write Status
The status of a nonvolatile write cycle can be deter-
mined at any time by simply reading the state of the l/O
pin on the device. This pin is read when OE and CE
are LOW and WE is HIGH. During a nonvolatile write
cycle the l/O pin is LOW. When the nonvolatile write
cycle is complete, the l/O pin goes HIGH. A reset
sequence can also be issued during a nonvolatile write
cycle with the same result: I/O is LOW as long as a
nonvolatile write cycle is in progress, and l/O is HIGH
when the nonvolatile write cycle is done.
REV 1.0 6/30/00
www.xicor.com
Characteristics subject to change without notice.
4 of 17
X84161/641
Low Power Operation
The device enters an idle state, which draws minimal
current when:
– an illegal sequence is entered. The following are the
more common illegal sequences:
• Read/Write/Write—any time
• Read/Write ‘1’—When writing the address or writing
data.
• Write ‘1’—when reading data
• Read/Read/Write ‘1’—after data is written to
device, but before entering the NV write sequence.
– the device powers-up;
– a nonvolatile write operation completes.
While a sequential read is in progress, the device
remains in an active state. This state draws more cur-
rent than the idle state, but not as much as during a
read itself. To go back to the lowest power condition, an
invalid condition is created by writing a ‘1’ after the last
bit of a read operation.
Write Protection
The following circuitry has been included to prevent
inadvertent nonvolatile writes:
– The internal Write Enable latch is reset upon power-up.
– A reset sequence must be issued to set the internal
write enable latch before starting a write sequence.
– A special “start nonvolatile write” command
sequence is required to start a nonvolatile write
cycle.
– The internal Write Enable latch is reset automatically
at the end of a nonvolatile write cycle.
– The internal Write Enable latch is reset and remains
reset as long as the WP pin is LOW, which blocks all
nonvolatile write cycles.
– The internal Write Enable latch resets on an invalid
write operation.
REV 1.0 6/30/00
www.xicor.com
Characteristics subject to change without notice.
5 of 17
查看更多>
参数对比
与X84161S8相近的元器件有:X84161V8I、X84161P、X84161S8I。描述及对比如下:
型号 X84161S8 X84161V8I X84161P X84161S8I
描述 EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8 EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, TSSOP-8 EEPROM, 2KX8, Serial, CMOS, PDIP8, MINI, PLASTIC, DIP-8 EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
是否Rohs认证 不符合 不符合 不符合 不符合
包装说明 PLASTIC, SOIC-8 PLASTIC, TSSOP-8 MINI, PLASTIC, DIP-8 PLASTIC, SOIC-8
Reach Compliance Code unknown unknown unknown unknow
最大时钟频率 (fCLK) 10 MHz 10 MHz 10 MHz 10 MHz
数据保留时间-最小值 100 100 100 100
耐久性 100000 Write/Erase Cycles 100000 Write/Erase Cycles 100000 Write/Erase Cycles 100000 Write/Erase Cycles
JESD-30 代码 R-PDSO-G8 R-PDSO-G8 R-PDIP-T8 R-PDSO-G8
JESD-609代码 e0 e0 e0 e0
长度 4.9 mm 4.4 mm 10.03 mm 4.9 mm
内存密度 16384 bit 16384 bit 16384 bit 16384 bi
内存集成电路类型 EEPROM EEPROM EEPROM EEPROM
内存宽度 8 8 8 8
功能数量 1 1 1 1
端子数量 8 8 8 8
字数 2048 words 2048 words 2048 words 2048 words
字数代码 2000 2000 2000 2000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 85 °C 70 °C 85 °C
组织 2KX8 2KX8 2KX8 2KX8
输出特性 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP TSSOP DIP SOP
封装等效代码 SOP8,.25 TSSOP8,.25 DIP8,.3 SOP8,.25
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH IN-LINE SMALL OUTLINE
并行/串行 SERIAL SERIAL SERIAL SERIAL
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
电源 5 V 5 V 5 V 5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.75 mm 1.2 mm 4.32 mm 1.75 mm
串行总线类型 I2C I2C I2C I2C
最大待机电流 0.000001 A 0.000001 A 0.000001 A 0.000001 A
最大压摆率 0.002 mA 0.002 mA 0.002 mA 0.002 mA
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V
表面贴装 YES YES NO YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL INDUSTRIAL COMMERCIAL INDUSTRIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 GULL WING GULL WING THROUGH-HOLE GULL WING
端子节距 1.27 mm 0.65 mm 2.54 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 3.9 mm 3 mm 7.62 mm 3.9 mm
最长写入周期时间 (tWC) 0.1 ms 0.1 ms 0.1 ms 0.1 ms
写保护 HARDWARE/SOFTWARE HARDWARE/SOFTWARE HARDWARE/SOFTWARE HARDWARE/SOFTWARE
热门器件
热门资源推荐
器件捷径:
S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 SA SB SC SD SE SF SG SH SI SJ SK SL SM SN SO SP SQ SR SS ST SU SV SW SX SY SZ T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 TA TB TC TD TE TF TG TH TI TJ TK TL TM TN TO TP TQ TR TS TT TU TV TW TX TY TZ U0 U1 U2 U3 U4 U6 U7 U8 UA UB UC UD UE UF UG UH UI UJ UK UL UM UN UP UQ UR US UT UU UV UW UX UZ V0 V1 V2 V3 V4 V5 V6 V7 V8 V9 VA VB VC VD VE VF VG VH VI VJ VK VL VM VN VO VP VQ VR VS VT VU VV VW VX VY VZ W0 W1 W2 W3 W4 W5 W6 W7 W8 W9 WA WB WC WD WE WF WG WH WI WJ WK WL WM WN WO WP WR WS WT WU WV WW WY X0 X1 X2 X3 X4 X5 X7 X8 X9 XA XB XC XD XE XF XG XH XK XL XM XN XO XP XQ XR XS XT XU XV XW XX XY XZ Y0 Y1 Y2 Y4 Y5 Y6 Y9 YA YB YC YD YE YF YG YH YK YL YM YN YP YQ YR YS YT YX Z0 Z1 Z2 Z3 Z4 Z5 Z6 Z8 ZA ZB ZC ZD ZE ZF ZG ZH ZJ ZL ZM ZN ZP ZR ZS ZT ZU ZV ZW ZX ZY
需要登录后才可以下载。
登录取消